Fast-locking integer/fractional-N hybrid PLL frequency synthesizer

被引:0
作者
Woo, Kyoungho [1 ]
Ham, Donhee [1 ]
机构
[1] Harvard Univ, Elect Engn, Cambridge, MA 02138 USA
来源
IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, | 2006年
关键词
phase-locked loops; frequency synthesizers; integer-N PLLs; fractional-N PLLs; fast locking;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper introduces a new frequency synthesizer architecture that operates in a classical (no high-order EA modulator) fractional-N mode with a wide loop bandwidth in transient and in an integer-N mode with a narrow loop bandwidth in steady state. This unique hybrid operation is executed via simple reconfiguration of frequency dividers and loop filters in the same loop. The hybrid nature of the PLL allows for fast settling and design simplicity simultaneously, and also permits the loop bandwidth switching with the same charge pump current, all of which have been historically a significant hurdle. Behavioral simulations confirm the validity of the proposed approach.
引用
收藏
页码:674 / +
页数:2
相关论文
共 50 条
  • [21] Optimization of Fractional-N-PLL Frequency Synthesizer for Power Effective Design
    Arshad, Sahar
    Ismail, Muhammad
    Ahmad, Usman
    ul Husnain, Anees
    Ijaz, Qaiser
    [J]. VLSI DESIGN, 2014, Hindawi Limited, 410 Park Avenue, 15th Floor, 287 pmb, New York, NY 10022, United States (2014)
  • [22] A 4-Octave Tuning Range Integer-/Fractional-N Synthesizer for Low Phase Noise Space Applications
    Leineweber, Thomas
    Henkel, Frank
    Steinkamp, Jan
    Dalluege, Lutz
    Waldow, Peter
    Thornber, Martin
    [J]. 2009 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT 2009), 2009, : 32 - +
  • [23] A fast-locking PLL with all-digital locked-aid circuit
    Kao, Shao-Ku
    Hsieh, Fu-Jen
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (02) : 245 - 258
  • [24] An Attachable Fractional Divider Transforming an Integer-N PLL Into a Fractional-N PLL Achieving Only 0.35-psrms-Integrated-Jitter Degradation With SSC Capability
    Motozawa, Atsushi
    Hiraku, Yasuyuki
    Hirai, Yoshitaka
    Hiyama, Naoaki
    Imanaka, Yusuke
    Morishita, Fukashi
    [J]. IEEE SOLID-STATE CIRCUITS LETTERS, 2023, 6 : 69 - 72
  • [25] A Frequency-Tunable Fractional-N PLL for High-Energy Physics Experiments
    Gong, Yuehong
    Yan, Wei
    Luo, Min
    Wang, Chenxu
    Zhang, Liang
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (04) : 722 - 729
  • [26] A Novel Flash Fast-Locking Digital PLL: Verilog-AMS Modeling and Simulations
    Wagdy, Mahmoud Fawzy
    Jayaram, Sandesh Maraliga
    [J]. PROCEEDINGS OF THE 2013 10TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, 2013, : 217 - 222
  • [27] A 66-fs-rms Jitter 12.8-to-15.2-GHz Fractional-N Bang-Bang PLL With Digital Frequency-Error Recovery for Fast Locking
    Santiccioli, Alessio
    Mercandelli, Mario
    Bertulessi, Luca
    Parisi, Angelo
    Cherniak, Dmytro
    Lacaita, Andrea L.
    Samori, Carlo
    Levantino, Salvatore
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (12) : 3349 - 3361
  • [28] A 26GHz Fractional-N Digital Frequency Synthesizer Leveraging Noise Profiles of Three Functional Stages
    Bae, Seongun
    Lee, Minseob
    Cho, Hwasuk
    Sim, Jae-Yoon
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (09) : 3063 - 3067
  • [29] Method to Determine Quantization-Related Parameters of the Digital-to-Time Converter in a Fractional-N Frequency Synthesizer
    Wang, Xu
    Kennedy, Michael Peter
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025, 72 (02) : 708 - 718
  • [30] An Ultra-Low-Jitter Fast-Hopping Fractional-N PLL With LC DTC and Hybrid-Proportional Paths
    Liu, Hongzhuo
    Deng, Wei
    Jia, Haikun
    Wang, Zhihua
    Chi, Baoyong
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (03) : 785 - 798