Switching noise reduction in clock distribution in mixed-mode VLSI circuits

被引:2
|
作者
Parra, P [1 ]
Acosta, AJ [1 ]
Valencia, M [1 ]
机构
[1] IMSE CNM, Seville 41012, Spain
来源
VLSI CIRCUITS AND SYSTEMS | 2003年 / 5117卷
关键词
switching noise generation; clock circuits; submicron CMOS VLSI; mixed analog/digital circuits;
D O I
10.1117/12.498971
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the most important sources of switching noise in large VLSI circuits is the clock-driven circuitry and the clock generation and distribution logic. It is well known for the mixed-signal community that harmonics of clock signal are easily injected in the analog part. This paper analyzes how some actuations like the insertion of buffers, the suited, placement and routing of the clock tree cells, as well as the suited sizing of devices can save switching noise. In fact, different solutions for the clocking logic generate very different results for switching noise.
引用
收藏
页码:564 / 573
页数:10
相关论文
empty
未找到相关数据