An efficient method for terminal reduction of interconnect circuits considering delay variations

被引:19
|
作者
Liu, P [1 ]
Tan, SXD [1 ]
Li, H [1 ]
Qi, ZY [1 ]
Kong, J [1 ]
McGaughy, B [1 ]
He, L [1 ]
机构
[1] Univ Calif Riverside, Dept Elect Engn, Riverside, CA 92521 USA
关键词
D O I
10.1109/ICCAD.2005.1560176
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper proposes a novel method to efficiently reduce the terminal number of general linear interconnect circuits with a large number of input and/or output terminals considering delay variations. Our new algorithm is motivated by the fact that VLSI interconnect circuits have many similar terminals in terms of their timing and delay metrics due to their closeness in structure or due to mathematic approximation using meshing in finite difference or finite element scheme during the extraction process. By allowing some delay tolerance or variations, we can reduce many similar terminals and keep a small number of representative terminals. After terminal reduction, traditional model order reduction methods can achieve more compact models and improve simulation efficiency. The new method, TERMMERG, is based on the moments of the circuits as the metrics for the timing or delay. It then employs singular value decomposition (SVD) method to determine the optimum number of clusters based on the low-rank approximation. After this the K-means clustering algorithm is used to cluster the moment of the terminals into different clusters. Experimental results on a number of real industry interconnect circuits demonstrate the effectiveness of the proposed method.
引用
收藏
页码:821 / 826
页数:6
相关论文
共 50 条
  • [1] TermMerg: An efficient terminal-reduction method for interconnect circuits
    Liu, Pu
    Tan, Sheldon X. -D.
    McGaughy, Bruce
    Wu, Lifeng
    He, Lei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (08) : 1382 - 1392
  • [2] AMOR: An Efficient Aggregating Based Model Order Reduction Method for Many-Terminal Interconnect Circuits
    Su, Yangfeng
    Yang, Fan
    Zeng, Xuan
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 295 - 300
  • [3] Power estimation and reduction of CMOS circuits considering gate delay
    Ueda, H
    Kinoshita, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1999, E82D (01) : 301 - 308
  • [4] A novel design method for asynchronous bundled-data transfer circuits considering characteristics of delay variations
    Imai, Masashi
    Nanya, Takashi
    12TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2006, : 68 - 77
  • [5] Reduction of delay variations in arithmetic circuits using a redundant representation
    Papachatzopoulos, Kleanthis
    Paliouras, Vassilis
    2016 5TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2016,
  • [6] Stochastic collocation method for interconnect delay estimation in the presence of process variations
    Li Xin
    Wang, Janet M.
    Tang Wei-Qing
    ACTA PHYSICA SINICA, 2009, 58 (06) : 3603 - 3610
  • [7] <bold>Statistical Model Order Reduction for Interconnect Circuits Considering Spatial Correlations</bold>
    Fan, Jeffrey
    Mi, Ning
    Tan, Sheldon X. -D.
    Cai, Yici
    Hong, Xianlong
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1508 - +
  • [8] Time-Domain Performance Bound Analysis for Analog and Interconnect Circuits Considering Process Variations
    Yu, Tan
    Tan, Sheldon X. -D.
    Cai, Yici
    Tang, Puying
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 455 - 460
  • [9] An efficient program for analysis of interconnect circuits
    Sungur, M
    Ekinci, AS
    Atalar, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1997, 82 (06) : 641 - 654
  • [10] Equalization of interconnect propagation delay with negative group delay active circuits
    Ravelo, Blaise
    Perennec, Andre
    Le Roy, Marc
    2007 IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, 2007, : 15 - 18