Implementation of 16x16 SRAM Memory Array

被引:0
作者
Banga, Himanshu [1 ]
Agarwal, Dheeraj [2 ]
机构
[1] MANIT, ECE Dept, Bhopal, India
[2] MANIT, Dept ECE, Bhopal, India
来源
2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE) | 2017年
关键词
SRAM; DELAY; UMC180nm; 6T SRAM cell; Sleep Stack; Forced Stack;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
SRAM is a main part of cache and it is used in many applications like microprocessor, date storage which occupy significant portion of die area and consume large fraction of energy. Memories should consume less power to improve system performance, stability, and efficiency. In this paper we have designed a 16x16 SRAM array, to reduce leakage power and the die area to maximize the performance. This was achieved by relaxing the area considerations of the peripherals, to a limited extent by designing peripheral which has less area and consumes less power. Further power consumption can be reduced by forced transistor technique and sleep transistor technique. It is seen from the analysis that sleep transistor technique shows % 56.92 less power dissipation compared to forced stack transistor technique but forced technique shows 99.94 % less delay than sleep technique. The 16x16 SRAM memory has been designed, implemented & analyzed in standard UMC 180nm technology library using Cadence tool.
引用
收藏
页码:458 / 462
页数:5
相关论文
共 50 条
[41]   A 2048x60m4 SRAM Design in Intel 4 With Around-the-Array Power Delivery Scheme Using PowerVia [J].
Kim, Daeyeon ;
Kim, Yusung ;
Park, Gyusung ;
Pillai, Anandkumar Mahadevan ;
Bannore, Kunal ;
Doan, Tri ;
Rahman, Muktadir ;
Baek, Gwanghyeon ;
Wang, Xiaofei ;
Guo, Zheng ;
Karl, Eric .
IEEE SOLID-STATE CIRCUITS LETTERS, 2024, 7 :243-246
[42]   A 4 x 4 8T-SRAM array with single-ended read and differential write scheme for low voltage applications [J].
Duari, Chusen ;
Birla, Shilpi ;
Singh, Amit Kumar .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (06)
[43]   BTI and HCD Degradation in a Complete 32 x 64 bit SRAM Array - including Sense Amplifiers and Write Drivers - under Processor Activity [J].
van Santen, Victor M. ;
Thomann, Simon ;
Pasupuleti, Chaitanya ;
Genssler, Paul R. ;
Gangwar, Narendra ;
Sharma, Uma ;
Henke, Joerg ;
Mahapatra, Souvik ;
Amrouch, Hussam .
2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
[44]   A Ternary Neural Network Computing-in-Memory Processor With 16T1C Bitcell Architecture [J].
Jeong, Hoichang ;
Kim, Seungbin ;
Park, Keonhee ;
Jung, Jueun ;
Lee, Kyuho Jason .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (05) :1739-1743
[45]   A 16 nm 128 Mb SRAM in High-κ Metal-Gate FinFET Technology With Write-Assist Circuitry for Low-VMIN Applications [J].
Chen, Yen-Huei ;
Chan, Wei-Min ;
Wu, Wei-Cheng ;
Liao, Hung-Jen ;
Pan, Kuo-Hua ;
Liaw, Jhon-Jhy ;
Chung, Tang-Hsuan ;
Li, Quincy ;
Lin, Chih-Yung ;
Chiang, Mu-Chi ;
Wu, Shien-Yang ;
Chang, Jonathan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (01) :170-177
[46]   Local bit line 8T SRAM based in-memory computing architecture for energy-efficient linear error correction codec implementation [J].
Rajput, Anil Kumar ;
Pattanaik, Manisha .
MICROELECTRONICS JOURNAL, 2023, 137
[47]   Architecture and circuit techniques for a 1.1-GHz 16-kb reconfigurable memory in 0.18-μm CMOS [J].
Mai, K ;
Ho, R ;
Alon, E ;
Liu, D ;
Kim, Y ;
Patil, D ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) :261-275
[48]   A 16 nm FinFET circuit with triple function as digital multiplexer, active-high and active-low output decoder for high-performance SRAM architecture [J].
Jeevan, B. ;
Sivani, K. .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (08)
[49]   40nm Ultra-low Leakage SRAM with Embedded Sub-threshold Analog Closed Loop System for Efficient Source Biasing of the Memory Array in Retention Mode [J].
Dhori, Kedar Janardan ;
Kumar, Promod ;
Lecocq, Christophe ;
Urard, Pascal ;
Callen, Olivier ;
Cacho, Florian ;
Parra, Maryline ;
Pandey, Prashant ;
Noblet, Daniel .
2022 35TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID 2022) HELD CONCURRENTLY WITH 2022 21ST INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (ES 2022), 2022, :216-221
[50]   A 22nm CMOS 0.2V 13.3nW 16T SRAM Using Dynamic Leakage Suppression and Half-Selected Free Technique [J].
Wang, Yue ;
Chen, Guowei ;
Yu, Xinyang ;
Chen, Xujiaming ;
Niitsu, Kiichi .
2021 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2021) & 2021 IEEE CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2021), 2021, :29-32