共 50 条
[41]
A 2048x60m4 SRAM Design in Intel 4 With Around-the-Array Power Delivery Scheme Using PowerVia
[J].
IEEE SOLID-STATE CIRCUITS LETTERS,
2024, 7
:243-246
[43]
BTI and HCD Degradation in a Complete 32 x 64 bit SRAM Array - including Sense Amplifiers and Write Drivers - under Processor Activity
[J].
2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS),
2020,
[49]
40nm Ultra-low Leakage SRAM with Embedded Sub-threshold Analog Closed Loop System for Efficient Source Biasing of the Memory Array in Retention Mode
[J].
2022 35TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID 2022) HELD CONCURRENTLY WITH 2022 21ST INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (ES 2022),
2022,
:216-221
[50]
A 22nm CMOS 0.2V 13.3nW 16T SRAM Using Dynamic Leakage Suppression and Half-Selected Free Technique
[J].
2021 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2021) & 2021 IEEE CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2021),
2021,
:29-32