Implementation of 16x16 SRAM Memory Array

被引:0
作者
Banga, Himanshu [1 ]
Agarwal, Dheeraj [2 ]
机构
[1] MANIT, ECE Dept, Bhopal, India
[2] MANIT, Dept ECE, Bhopal, India
来源
2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE) | 2017年
关键词
SRAM; DELAY; UMC180nm; 6T SRAM cell; Sleep Stack; Forced Stack;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
SRAM is a main part of cache and it is used in many applications like microprocessor, date storage which occupy significant portion of die area and consume large fraction of energy. Memories should consume less power to improve system performance, stability, and efficiency. In this paper we have designed a 16x16 SRAM array, to reduce leakage power and the die area to maximize the performance. This was achieved by relaxing the area considerations of the peripherals, to a limited extent by designing peripheral which has less area and consumes less power. Further power consumption can be reduced by forced transistor technique and sleep transistor technique. It is seen from the analysis that sleep transistor technique shows % 56.92 less power dissipation compared to forced stack transistor technique but forced technique shows 99.94 % less delay than sleep technique. The 16x16 SRAM memory has been designed, implemented & analyzed in standard UMC 180nm technology library using Cadence tool.
引用
收藏
页码:458 / 462
页数:5
相关论文
共 50 条
  • [11] In -Memory Encryption using XOR-based Feistel Cipher in SRAM Array
    Kavitha, S.
    Reniwal, B. S.
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [12] A 16Kb SRAM with Programmable Replica Bitlines for Dynamic Voltage Scaling Systems
    Qiu, Mingqiang
    Bai, Na
    Meng, Jian
    Chen, Junning
    AUTOMATIC MANUFACTURING SYSTEMS II, PTS 1 AND 2, 2012, 542-543 : 416 - 422
  • [13] A Reconfigurable 16Kb AND8T SRAM Macro With Improved Linearity for Multibit Compute-In Memory of Artificial Intelligence Edge Devices
    Sharma, Vishal
    Kim, Ju-Eon
    Kim, Hyunjoon
    Lu, Lu
    Kim, Tony Tae-Hyoung
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2022, 12 (02) : 522 - 535
  • [14] SEE and TID results for a RadHard-by-Design 16Mbit SRAM with embedded EDAC
    Hafer, C.
    Mabra, J.
    Slocum, D.
    Farris, T.
    Jordan, A.
    NSREC: 2006 IEEE RADIATION EFFECTS DATA WORKSHOP, WORKSHOP RECORD, 2006, : 131 - +
  • [15] Radiation-Tolerant SRAM for Satellite Image Compression Systems: A Hybrid Memory Array Approach
    Sharma, Priyanka
    Neema, Vaibhav
    Chouhan, Shailesh Singh
    Soni, Nitesh Kumar
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2025,
  • [16] Implementation of 5-32 Address Decoders For SRAM Memory In 180nm Technology
    Bagamma, B. N.
    Patel, Vasundara K. S.
    Ravi, Prasad
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2017, : 110 - 114
  • [17] Investigation of the Impact of Angles and Rotation of Low-Energy Protons in SRAM Cells Down to 16 nm
    Artola, L.
    Glorieux, M.
    Hubert, G.
    Inguimbert, C.
    Bonnoit, T.
    Rey, R.
    Lange, T.
    Levacq, D.
    Poivey, C.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (04) : 542 - 547
  • [18] Stress effect on the reliability of pMOS TFTs for 16 Mb SRAM: DC stress at room and elevated temperatures
    Son, KS
    Yoon, HK
    Lee, YJ
    Ahn, SJ
    Mann, D
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1996, 35 (2B): : 892 - 897
  • [19] Memory Read/ Write Access Time with Loop Gain Using FinFET Based 16 Bits Array for Faster Medical Data Analysis
    Mishra, Vishwas
    Akashe, Shyam
    Mishra, Divya
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2024, 18 (02): : 91 - 103
  • [20] Scaling Trends and Bias Dependence of SRAM SER from 16-nm to 3-nm FinFET
    Narasimham, B.
    Montoya, A. R.
    Paone, C.
    Riehle, T.
    Smith, M.
    Tsau, L.
    Ball, D.
    Bhuva, B.
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,