An efficient VLSI architecture for H.264 variable block size motion estimation

被引:50
作者
Ou, CM [1 ]
Le, CF
Hwang, WJ
机构
[1] Ching Yun Univ, Dept Elect Engn, Chungli 320, Taiwan
[2] Natl Taiwan Normal Univ, Grad Inst Comp Sci & Informat Engn, Taipei 117, Taiwan
关键词
video coding; VLSI architecture; variable block size motion estimation; H.264; standard;
D O I
10.1109/TCE.2005.1561858
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a novel flexible VLSI architecture for the implementation of variable block size motion estimation (VBSME). The architecture is able to perform a full motion search on integral multiples of 4x4 blocks sizes. To use the architecture, each 16x16 macroblock of the source frames should be partitioned into sixteen 4x4 non-overlapping subblocks, called primitive subblocks. The architecture contains sixteen modules and one VBSME processor. Each module, realized by cascading ID systolic arrays, is responsible for the block-matching operations of a different primitive subblock The realization has the, advantages of high throughput, high flexibility and 100 % processing element (PE) utilization. The motion estimation of all the primitive subblocks are performed in parallel. Because these primitive subblocks can be used to form the 41 subblocks of different sizes specified by the H.264, the VBSME processor is employed to concurrently compute the sums of absolute differences (SADs) of all the 41 subblocks from the SADs of the primitive subblocks. This new architecture has lower latency and higher throughput over other exiting VBSME architectures for the hardware implementation of H.264 encoders(1).
引用
收藏
页码:1291 / 1299
页数:9
相关论文
共 11 条
[1]   MINIMIZING POWER-CONSUMPTION IN DIGITAL CMOS CIRCUITS [J].
CHANDRAKASAN, AP ;
BRODERSEN, RW .
PROCEEDINGS OF THE IEEE, 1995, 83 (04) :498-523
[2]   VLSI ARCHITECTURE FOR A FLEXIBLE BLOCK MATCHING PROCESSOR [J].
DEVOS, L ;
SCHOBINGER, M .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (05) :417-428
[3]  
HE ZL, 1996, P MIDW S CIRC SYST, V2, P1228
[4]  
Kuhn P.M, 1999, Algorithms, complexity analysis and VLSI architectures for MPEG-4 motion estimation
[5]   VLSI implementation of the motion estimator with two-dimensional data-reuse [J].
Lai, YK ;
Lai, YL ;
Liu, YC ;
Wu, PC ;
Chen, LG .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1998, 44 (03) :623-629
[6]   VLSI ARCHITECTURES FOR VIDEO COMPRESSION - A SURVEY [J].
PIRSCH, P ;
DEMASSIEUX, N ;
GEHRKE, W .
PROCEEDINGS OF THE IEEE, 1995, 83 (02) :220-246
[7]  
RICHARDSON IEG, 2003, H 264 MPEG 4 VIDEO V
[8]   Data-adaptive motion estimation algorithm and VLSI architecture design for low-power video systems [J].
Saponara, S ;
Fanucci, L .
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2004, 151 (01) :51-59
[9]  
SHEN JF, 2001, IEEE T CIRCUITS SYST, P890
[10]   Overview of the H.264/AVC video coding standard [J].
Wiegand, T ;
Sullivan, GJ ;
Bjontegaard, G ;
Luthra, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2003, 13 (07) :560-576