Energy-Efficient High-Throughput VLSI Architectures for Product-Like Codes

被引:20
|
作者
Fougstedt, Christoffer [1 ]
Larsson-Edefors, Per [1 ]
机构
[1] Chalmers Univ Technol, Dept Comp Sci & Engn, SE-41296 Gothenburg, Sweden
关键词
Application specific integrated circuits; error correction codes; iterative decoding; very large scale integration; FEC;
D O I
10.1109/JLT.2019.2893039
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Implementing forward error correction (FEC) for modern long-haul fiber-optic communication systems is a challenge, since these high-throughput systems require FEC circuits that can combine high coding gains and energy-efficient operation. We present very large scale integration (VLSI) decoder architectures for product-like codes for systems with strict throughput and power dissipation requirements. To reduce energy dissipation, our architectures are designed to minimize data transfers in and out of memory blocks, and to use parallel noniterative component decoders. Using a mature 28-nm VLSI process technology node, we showcase different product and staircase decoder implementations that have the capacity to exceed 1-Tb/s information throughputs with energy efficiencies of around 2 pJ/b.
引用
收藏
页码:477 / 485
页数:9
相关论文
共 50 条
  • [41] Efficient VLSI Architectures for Coupled-Layered Regenerating Codes
    Zhang, Xinmiao
    Xie, Zhenshan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (10) : 1869 - 1873
  • [42] VLSI Implementation of a High-Throughput Soft-Bit-Flipping Decoder for Geometric LDPC Codes
    Cho, Junho
    Kim, Jonghong
    Sung, Wonyong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (05) : 1083 - 1094
  • [43] High-throughput turbo-sum-product decoding of QC LDPC codes
    Dai, Yongmei
    Yan, Zhiyuan
    Chen, Ning
    2006 40TH ANNUAL CONFERENCE ON INFORMATION SCIENCES AND SYSTEMS, VOLS 1-4, 2006, : 839 - 844
  • [44] High-throughput VLSI architecture for FFT computation
    Cheng, Chao
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (10) : 863 - 867
  • [45] LRADNN: High-Throughput and Energy-Efficient Deep Neural Network Accelerator using Low Rank Approximation
    Zhu, Jingyang
    Qian, Zhiliang
    Tsui, Chi-Ying
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 581 - 586
  • [46] High-Throughput and Low-Latency Digital Baseband Architecture for Energy-Efficient Wireless VR Systems
    Hwang, Seokha
    Moon, Seungsik
    Kam, Dongyun
    Oh, Inn-Yeal
    Lee, Youngjoo
    ELECTRONICS, 2019, 8 (07)
  • [47] Silicon-Proven Clockless Wave-Propagated Pipelining for High-Throughput, Energy-Efficient Processing
    Kra, Yehuda
    Teman, Adam
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 1138 - 1139
  • [48] An FPGA-Based YOLOv6 Accelerator for High-Throughput and Energy-Efficient Object Detection
    Sha, Xingan
    Yanagisawa, Masao
    Shi, Youhua
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2025, E108A (03) : 473 - 481
  • [49] An Energy-efficient and High-throughput Bitwise CNN on Sneak-path-free Digital ReRAM Crossbar
    Ni, Leibin
    Liu, Zichuan
    Song, Wenhao
    Yang, J. Joshua
    Yu, Hao
    Wang, Kanwen
    Wang, Yuangang
    2017 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2017,
  • [50] VLSI Implementation of High-Throughput, Low-Energy, Configurable MIMO Detector
    Chuang, Pierce I-Jen
    Sachdev, Manoj
    Gaudet, Vincent C.
    2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 535 - 542