Realization of 850 V breakdown voltage LDMOS on Simbond SOI

被引:18
作者
Wang, Zhongjian [1 ,2 ]
Cheng, Xinhong [1 ]
He, Dawei [1 ,2 ]
Xia, Chao [1 ,2 ]
Xu, Dawei [1 ,2 ]
Yu, Yuehui [1 ]
Zhang, Dong [3 ]
Wang, Yanying [3 ]
Lv, Yuqiang [3 ]
Gong, Dawei [3 ]
Shao, Kai [3 ]
机构
[1] Chinese Acad Sci, State Key Lab Funct Mat Informat, Shanghai Inst Microsyst & Informat Technol, Shanghai 200050, Peoples R China
[2] Chinese Acad Sci, Grad Univ, Beijing 100049, Peoples R China
[3] Adv Semicond Mfg Corp Ltd, Dev Technol Dept, Shanghai 200233, Peoples R China
基金
中国国家自然科学基金;
关键词
SOI; Simbond; High voltage device; LDMOS;
D O I
10.1016/j.mee.2011.10.014
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, 850 V breakdown voltage LDMOS fabricated on Simbond SOI wafer are reported. Simbond SOI wafers with 1.5 mu m top silicon, 3 mu m buried oxide layer, and n-type heavy doped handle wafers are used. In order to achieve uniform lateral electric field and shorten the vertical impact ionization integration path simultaneously, an optimized 60 mu m drift region implant mask is designed to realize a linearly graded doping profile, and silicon thickness in the drift region is reduced from 1.5 mu m to about 0.26 mu m by thick field oxide process. CMOS compatible SOI LDMOS processes are designed and implemented successfully. Off-state breakdown voltage of SOI LDMOS can reach 850 V, and the specific on-resistance is 56 Omega mm(2). Experimental results also show the thickness of the top silicon in the drift region has a good uniformity. The performance of SOI LDMOS indicated that Simbond SOI wafers are good choice for thin film high voltage devices. (C) 2011 Elsevier B.V. All rights reserved.
引用
收藏
页码:102 / 105
页数:4
相关论文
共 50 条
  • [31] A 680 V LDMOS on a thin SOI with an improved field oxide structure and dual field plate
    Wang Zhongjian
    Cheng Xinhong
    Xia Chao
    Xu Dawei
    Cao Duo
    Song Zhaorui
    Yu Yuehui
    Shen Dashen
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (05)
  • [32] A 200-V SOI p-Channel LDMOS with thick gate oxide layer
    Liang, Tao
    He, Yitao
    Lu, Lu
    Qiao, Ming
    Zhang, Bo
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [33] Analysis of simulation approaches for the breakdown characteristics of SOI high-voltage PMOS in a fixed power supply
    Qiao, Ming
    Dai, Gang
    He, YiTao
    Wu, WenJie
    Zhang, Bo
    Li, ZhaoJi
    SUPERLATTICES AND MICROSTRUCTURES, 2015, 78 : 50 - 60
  • [34] Analysis of the back-gate effect on the breakdown behavior of lateral high-voltage SOI transistors
    Qiao Ming
    Zhang Bo
    Li Zhao-Ji
    Fang Jian
    Zhou Xian-Da
    ACTA PHYSICA SINICA, 2007, 56 (07) : 3990 - 3995
  • [35] A Novel High Voltage Ultra-Thin SOI-LDMOS With Sectional Linearly Doped Drift Region
    Zhang, Wentong
    Li, Lu
    Qiao, Ming
    Zhan, Zhenya
    Cheng, Shikang
    Zhang, Sen
    He, Boyong
    Luo, Xiaorong
    Li, Zhaoji
    Zhang, Bo
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (07) : 1151 - 1154
  • [36] Realizing high breakdown voltages (>600 V) in partial SOI technology
    Tadikonda, R
    Hardikar, S
    Narayanan, EMS
    SOLID-STATE ELECTRONICS, 2004, 48 (09) : 1655 - 1660
  • [37] A novel analytical model for the breakdown voltage of thin-film SOI power MOSFETs
    Yang, WW
    Cheng, XH
    Yu, YH
    Song, ZR
    Shen, DS
    SOLID-STATE ELECTRONICS, 2005, 49 (01) : 43 - 48
  • [38] Design of a 1200-V Thin-Silicon-Layer p-Channel SOI LDMOS Device
    Hu Sheng-Dong
    Zhang Ling
    Luo Xiao-Rong
    Zhang Bo
    Li Zhao-Ji
    Wu Li-Juan
    CHINESE PHYSICS LETTERS, 2011, 28 (12)
  • [39] An electronically programmable Off-State breakdown voltage in LDMOS transistor with dual-dummy-gate for high voltage ESD protection
    Sahoo, Jagamohan
    Mahapatra, Rajat
    Bhattacharayya, Amalendu Bhusan
    MICROELECTRONICS JOURNAL, 2021, 108
  • [40] An electronically programmable Off-State breakdown voltage in LDMOS transistor with dual-dummy-gate for high voltage ESD protection
    Sahoo, Jagamohan
    Mahapatra, Rajat
    Bhattacharayya, Amalendu Bhusan
    MICROELECTRONICS JOURNAL, 2021, 108