Realization of 850 V breakdown voltage LDMOS on Simbond SOI

被引:18
|
作者
Wang, Zhongjian [1 ,2 ]
Cheng, Xinhong [1 ]
He, Dawei [1 ,2 ]
Xia, Chao [1 ,2 ]
Xu, Dawei [1 ,2 ]
Yu, Yuehui [1 ]
Zhang, Dong [3 ]
Wang, Yanying [3 ]
Lv, Yuqiang [3 ]
Gong, Dawei [3 ]
Shao, Kai [3 ]
机构
[1] Chinese Acad Sci, State Key Lab Funct Mat Informat, Shanghai Inst Microsyst & Informat Technol, Shanghai 200050, Peoples R China
[2] Chinese Acad Sci, Grad Univ, Beijing 100049, Peoples R China
[3] Adv Semicond Mfg Corp Ltd, Dev Technol Dept, Shanghai 200233, Peoples R China
基金
中国国家自然科学基金;
关键词
SOI; Simbond; High voltage device; LDMOS;
D O I
10.1016/j.mee.2011.10.014
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, 850 V breakdown voltage LDMOS fabricated on Simbond SOI wafer are reported. Simbond SOI wafers with 1.5 mu m top silicon, 3 mu m buried oxide layer, and n-type heavy doped handle wafers are used. In order to achieve uniform lateral electric field and shorten the vertical impact ionization integration path simultaneously, an optimized 60 mu m drift region implant mask is designed to realize a linearly graded doping profile, and silicon thickness in the drift region is reduced from 1.5 mu m to about 0.26 mu m by thick field oxide process. CMOS compatible SOI LDMOS processes are designed and implemented successfully. Off-state breakdown voltage of SOI LDMOS can reach 850 V, and the specific on-resistance is 56 Omega mm(2). Experimental results also show the thickness of the top silicon in the drift region has a good uniformity. The performance of SOI LDMOS indicated that Simbond SOI wafers are good choice for thin film high voltage devices. (C) 2011 Elsevier B.V. All rights reserved.
引用
收藏
页码:102 / 105
页数:4
相关论文
共 50 条
  • [21] An ultralow on-resistance high-voltage SOI p-channel LDMOS
    Deng, Gaoqiang
    Wei, Jie
    Liu, Jianping
    Luo, Xiaorong
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 100 : 1029 - 1041
  • [22] High-side N-channel LDMOS for a High Breakdown Voltage
    Sung, Kunsik
    Won, Taeyoung
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2011, 58 (05) : 1411 - 1416
  • [23] Two-dimensional simulation studies of the breakdown voltage of a p channel LDMOS
    Singh, Roji Marjorie Sunder
    Kondepudi, Lal Kishore
    Paravastu, Ananta Govindacharyulu
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2021, 34 (04)
  • [24] Super junction LDMOS with enhanced dielectric layer electric field for high breakdown voltage
    王文廉
    张波
    李肇基
    半导体学报, 2011, 32 (02) : 28 - 32
  • [25] Periodic trench region in LDMOS transistor: A new reliable structure with high breakdown voltage
    Mehrad, Mahsa
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 91 : 193 - 200
  • [26] The Impact of Gate and Channel Length of a Si LDMOS Transistor on its On Resistance and Breakdown Voltage
    Chahar, Suman
    Rather, G. M.
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [27] Super junction LDMOS with enhanced dielectric layer electric field for high breakdown voltage
    Wang Wenlian
    Zhang Bo
    Li Zhaoji
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (02)
  • [28] Effects of trench oxide and field plates on the breakdown voltage of SOI LDMOSFET
    Park, Hoon-Soo
    CURRENT APPLIED PHYSICS, 2010, 10 (02) : 419 - 421
  • [29] Breakdown voltage in uniaxially strained n-channel SOI MOSFET
    Watanabe, N
    Kojima, T
    Maeda, Y
    Nishisaka, M
    Asano, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (4B): : 2134 - 2139
  • [30] Enhancement of Silicon Critical Breakdown Field by Reducing the Avalanche Breakdown Distance to Improve the Breakdown Voltage of Thin SOI Device
    Wang, Yulong
    Duan, Baoxing
    Yang, Yintang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (06) : 2905 - 2910