Suppression of interfacial layer in high-K gate stack with crystalline high-K dielectric and AlN buffer layer structure

被引:5
|
作者
Wang, Wei-Cheng [1 ]
Tsai, Meng-Chen [1 ]
Lin, Yi-Ping [1 ]
Tsai, Yi-Jen [1 ]
Lin, Hsin-Chih [1 ]
Chen, Miin-Jang [1 ]
机构
[1] Natl Taiwan Univ, Dept Mat Sci & Engn, Taipei 106, Taiwan
关键词
Metal oxide semiconductor (MOS); Atomic layer deposition (ALD); Buffer layer; NH3; plasma; Zirconium dioxide (ZrO2); Aluminum nitride (AlN); TA2O5; THIN-FILMS; ELECTRICAL-PROPERTIES; THERMAL-STABILITY; LEAKAGE-CURRENT; AIN-SI; DEPOSITION; ALUMINUM; ZRO2; CAPACITANCE; AL2O3;
D O I
10.1016/j.matchemphys.2016.09.054
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The gate stack composed of a crystalline ZrO2 high-K dielectric and an AlN buffer layer treated with the remote NH3 plasma was proposed and developed. The AlN buffer layer was introduced between the crystalline ZrO2 and the Si substrate to suppress the low-K silicate interfacial layer, leading to a reduction in CET. The f(g) was also suppressed by the AlN buffer layer by three orders of magnitude. In addition, the decrease of At could be accomplished because of the hydrogen passivation from the remote NH3 plasma used for the AlN deposition. Moreover, the remote NH3 plasma treatment on the AlN buffer layer further reduces the CET, D-it, and J(g) due to deactivation of the nitrogen vacancies. Accordingly, a low CET (in accumulation region) of 1.21 nm, D-it (at mid gap) of 5.32 x 10(11) cm(-2) eV(-1), and J(g) (at flatband voltage-1V) of 1.09 x 10(-5) A/cm(2) were achieved in the crystalline ZrO2/AlN buffer gate stack treated with the remote NH3 plasma. The result indicated that the crystalline high-K dielectrics/AlN buffer layer is a promising gate stack to improve the sub-nanometer CET scaling. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:291 / 297
页数:7
相关论文
共 50 条
  • [31] Impact of nitrogen depth profiles on the electrical properties of crystalline high-K gate dielectrics
    Huang, Jhih-Jie
    Tsai, Yi-Jen
    Tsai, Meng-Chen
    Huang, Li-Tien
    Lee, Min-Hung
    Chen, Miin-Jang
    APPLIED SURFACE SCIENCE, 2015, 324 : 662 - 668
  • [32] Lead-zirconate-titanate based metal/ferroelectric/high-K/semiconductor (M/Fe/High-K/S) gate stack for non-volatile memory applications
    Singh, Prashant
    Bhatt, Aditya Nath
    Bansal, Akansha
    Singh, Rajat Kumar
    Singh, B. R.
    FERROELECTRICS, 2016, 504 (01) : 139 - 148
  • [33] Observation of Slow Oxide Traps at MOSFETs Having Metal/High-k Gate Dielectric Stack in Accumulation Mode
    Cho, Heung-Jae
    Son, Younghwan
    Oh, Byoungchan
    Lee, Sanghoon
    Lee, Jong-Ho
    Park, Byung-Gook
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (10) : 2697 - 2703
  • [34] Experimental and simulation study of charge transport mechanism in HfTiOx high-k gate dielectric on SiGe heterolayers
    Maiti, P. P.
    Dash, Ajit
    Guhathakurata, S.
    Das, S.
    Bag, Atanu
    Dash, T. P.
    Ahmad, G.
    Maiti, C. K.
    Mallik, S.
    BULLETIN OF MATERIALS SCIENCE, 2022, 45 (01)
  • [35] Atomic Layer Deposition of a High-k Dielectric on MoS2 Using Trimethylaluminum and Ozone
    Cheng, Lanxia
    Qin, Xiaoye
    Lucero, Antonio T.
    Azcatl, Angelica
    Huang, Jie
    Wallace, Robert M.
    Cho, Kyeongjae
    Kim, Jiyoung
    ACS APPLIED MATERIALS & INTERFACES, 2014, 6 (15) : 11834 - 11838
  • [36] Atomic layer deposited high-k dielectric on graphene by functionalization through atmospheric plasma treatment
    Shin, Jeong Woo
    Kang, Myung Hoon
    Oh, Seongkook
    Yang, Byung Chan
    Seong, Kwonil
    Ahn, Hyo-Sok
    Lee, Tae Hoon
    An, Jihwan
    NANOTECHNOLOGY, 2018, 29 (19)
  • [37] High-k Gate Dielectric Nano-FET Leakage Current Analysis
    Chan, Bunseng
    Soh, Charlie
    Siew, Kang Eng
    Kheong, Hui Seng
    Jer, Lim Wei
    Saad, Ismail
    Bolong, Nurmin
    19TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED 2021), 2021, : 130 - 134
  • [38] Interface dipole engineering in metal gate/high-k stacks
    Huang AnPing
    Zheng XiaoHu
    Xiao ZhiSong
    Wang Mei
    Di ZengFeng
    Chu, Paul K.
    CHINESE SCIENCE BULLETIN, 2012, 57 (22): : 2872 - 2878
  • [39] CMP Solutions for the Integration of High-K Metal Gate Technologies
    Dysard, J. M.
    Brusic, V.
    Feeney, P.
    Grumbine, S.
    Moeggenborg, K.
    Whitener, G.
    Ward, W. J.
    Burns, G.
    Choi, K.
    CHEMICAL MECHANICAL POLISHING 11, 2010, 33 (10): : 77 - 89
  • [40] Investigation of strontium tantalate thin films for high-k gate dielectric applications
    Silinskas, M.
    Lisker, M.
    Kalkofen, B.
    Burte, E. P.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2006, 9 (06) : 1102 - 1107