Suppression of interfacial layer in high-K gate stack with crystalline high-K dielectric and AlN buffer layer structure

被引:5
|
作者
Wang, Wei-Cheng [1 ]
Tsai, Meng-Chen [1 ]
Lin, Yi-Ping [1 ]
Tsai, Yi-Jen [1 ]
Lin, Hsin-Chih [1 ]
Chen, Miin-Jang [1 ]
机构
[1] Natl Taiwan Univ, Dept Mat Sci & Engn, Taipei 106, Taiwan
关键词
Metal oxide semiconductor (MOS); Atomic layer deposition (ALD); Buffer layer; NH3; plasma; Zirconium dioxide (ZrO2); Aluminum nitride (AlN); TA2O5; THIN-FILMS; ELECTRICAL-PROPERTIES; THERMAL-STABILITY; LEAKAGE-CURRENT; AIN-SI; DEPOSITION; ALUMINUM; ZRO2; CAPACITANCE; AL2O3;
D O I
10.1016/j.matchemphys.2016.09.054
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The gate stack composed of a crystalline ZrO2 high-K dielectric and an AlN buffer layer treated with the remote NH3 plasma was proposed and developed. The AlN buffer layer was introduced between the crystalline ZrO2 and the Si substrate to suppress the low-K silicate interfacial layer, leading to a reduction in CET. The f(g) was also suppressed by the AlN buffer layer by three orders of magnitude. In addition, the decrease of At could be accomplished because of the hydrogen passivation from the remote NH3 plasma used for the AlN deposition. Moreover, the remote NH3 plasma treatment on the AlN buffer layer further reduces the CET, D-it, and J(g) due to deactivation of the nitrogen vacancies. Accordingly, a low CET (in accumulation region) of 1.21 nm, D-it (at mid gap) of 5.32 x 10(11) cm(-2) eV(-1), and J(g) (at flatband voltage-1V) of 1.09 x 10(-5) A/cm(2) were achieved in the crystalline ZrO2/AlN buffer gate stack treated with the remote NH3 plasma. The result indicated that the crystalline high-K dielectrics/AlN buffer layer is a promising gate stack to improve the sub-nanometer CET scaling. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:291 / 297
页数:7
相关论文
共 50 条
  • [21] Effects of the Interfacial Layer on Electrical Properties of TiO2-based High-k Dielectric Composite Films
    Kim, C. E.
    Yun, I.
    DIELECTRICS FOR NANOSYSTEMS 5: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING -AND-TUTORIALS IN NANOTECHNOLOGY: MORE THAN MOORE - BEYOND CMOS EMERGING MATERIALS AND DEVICES, 2012, 45 (03): : 89 - 92
  • [22] Aluminum doping for optimization of ultrathin and high-k dielectric layer based on SrTiO3
    Baek, Ji-Ye
    Duy, Le Thai
    Lee, Sang Yeon
    Seo, Hyungtak
    JOURNAL OF MATERIALS SCIENCE & TECHNOLOGY, 2020, 42 : 28 - 37
  • [23] Crystalline SrZrO3 deposition on Ge (001) by atomic layer deposition for high-k dielectric applications
    Hu, Shen
    Ji, Li
    Chen, Pei-Yu
    Edmondson, Bryce, I
    Chang, Heng-Lu
    Posadas, Agham
    Wu, Hsin Wei
    Yu, Edward T.
    Smith, David J.
    Demkov, Alexander A.
    Ekerdt, John G.
    JOURNAL OF APPLIED PHYSICS, 2018, 124 (04)
  • [24] Atomic layer deposition of crystalline SrHfO3 directly on Ge (001) for high-k dielectric applications
    McDaniel, Martin D.
    Hu, Chengqing
    Lu, Sirong
    Ngo, Thong Q.
    Posadas, Agham
    Jiang, Aiting
    Smith, David J.
    Yu, Edward T.
    Demkov, Alexander A.
    Ekerdt, John G.
    JOURNAL OF APPLIED PHYSICS, 2015, 117 (05)
  • [25] Atomic Layer Deposition of High-k Insulators on Epitaxial Graphene: A Review
    Giannazzo, Filippo
    Schiliro, Emanuela
    Lo Nigro, Raffaella
    Roccaforte, Fabrizio
    Yakimova, Rositsa
    APPLIED SCIENCES-BASEL, 2020, 10 (07):
  • [26] Chemical Bonding States of Plasma Nitrided High-k/Ge Gate Stack
    Mahata, C.
    Das, T.
    Mallik, S.
    Hota, M. K.
    Maiti, C. K.
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2011, 14 (04) : H167 - H170
  • [27] ALD High-k as a Common Gate Stack Solution for Nano-electronics
    Ye, P. D.
    Gu, J. J.
    Wu, Y. Q.
    Xu, M.
    Xuan, Y.
    Shen, T.
    Neal, A. T.
    DIELECTRICS FOR NANOSYSTEMS 4: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING, 2010, 28 (02): : 51 - +
  • [28] Emerging Atomic Layer Deposition Technology toward High-k Gate Dielectrics, Energy, and Photocatalysis Applications
    Liu, Yanfei
    Zhang, Huang
    Kang, Shifei
    ENERGY TECHNOLOGY, 2023, 11 (10)
  • [29] High-k Gate Dielectric MOSFETs: Meeting the Challenges of Characterization and Modeling
    De Souza, M. M.
    Sicre, S. B. F.
    Casterman, D.
    SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 11, 2011, 35 (04): : 563 - 580
  • [30] SELECTIVE REMOVAL OF HIGH-K GATE DIELECTRICS
    Shamiryan, D.
    Baklanov, M.
    Claes, M.
    Boullart, W.
    Paraschiv, V.
    CHEMICAL ENGINEERING COMMUNICATIONS, 2009, 196 (12) : 1475 - 1535