FPGA-Based Digital Down Converter for GSM Application

被引:0
|
作者
Datta, Debarshi [1 ]
Mitra, Partha [1 ]
Dutta, Himadri Sekhar [2 ]
机构
[1] MAKAUT, Brainware Grp Inst, Elect & Commun Engn Dept, Kolkata, India
[2] MAKAUT, Dept Kalyani Govt Engn Coll, Elect & Commun Engn, Nadia, India
关键词
Coordinate Rotation Digital Computer (CORDIC); Cascaded integrated comb (CIC); Digital down converter (DDC); Half-band (HB); Systolic Symmetric Finite Impulse Response (SSFIR); Field Programmable Gate Array (FPGA);
D O I
10.1109/vlsidcs47293.2020.9179939
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for digital down converter (DDC) is the cornerstone technology in software radio standard, which converts the frequency translation, especially in down-converted complex output. This paper briefs design and implementation of reconfigurable DDC that can process input bandwidth about 70MHz to 270 KHz to meet the specifications of Global System for Mobile (GSM) receiver. The proposed design consists of COordinate Rotation Digital Computer (CORDIC) processor and multi-rate decimation filters. By using CORDIC processor the design has achieved maximum spurious-free dynamic range (SFDR). Moreover, implementation of multi-rate decimation filter requires small hardware resources and improves the performance of the DDC design. The proposed DDC has been designed and tested on Xilinx Kintex-7 field programmable gate array (FPGA) board. The advantages of using this flexible DDC can produce a specific output. Experimental results show that the proposed DDC is operated on high processing speed with optimum area to provide cost effective solution in mobile application.
引用
收藏
页码:299 / 303
页数:5
相关论文
共 50 条
  • [21] A Multimode FPGA-based Modem with Embedded Σ-Δ Analog-to-Digital Converter for Software Defined Radio
    Duarte-Junior, J. G.
    Brito-Filho, E. A.
    2021 WIRELESS TELECOMMUNICATIONS SYMPOSIUM (WTS), 2021,
  • [22] Design and Implementation of FPGA-based Digital Controllers for SiC Multiport Converter in Electric Vehicle Drivetrains
    Dai-Duong Tran
    Geury, Thomas
    El Baghdadi, Mohamed
    van Mierlo, Joeri
    Hegazy, Omar
    2019 21ST EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE '19 ECCE EUROPE), 2019,
  • [23] FPGA-Based Sound Synthesis by Digital Waveguide
    Aisyah, Siti
    2015 6TH INTERNATIONAL CONFERENCE ON MODELING, SIMULATION, AND APPLIED OPTIMIZATION (ICMSAO), 2015,
  • [24] A wideband FPGA-based digital DSSS modem
    Harman, K
    Caldow, A
    Potter, C
    Arnold, J
    Parker, G
    SIGNAL PROCESSING FOR TELECOMMUNICATIONS AND MULTIMEDIA, 2005, 27 : 249 - 268
  • [25] FPGA-Based Universal Embedded Digital Instrument
    Ferry, Joshua
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [26] FPGA-based All-digital Transmitters
    Cordeiro, R. F.
    Oliveira, Arnaldo S. R.
    Vieira, Jose
    2015 25TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2015,
  • [27] FPGA-based digital image processing system
    Rangsanseri, Y
    Thitimajshima, P
    Horkaew, P
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 190 - 192
  • [28] FPGA-Based Remote Laboratory for Digital Electronics
    Oballe-Peinado, Oscar
    Castellanos-Ramos, Julian
    Antonio Sanchez-Duran, Jose
    Navas-Gonzalez, Rafael
    Daza-Marquez, Alberto
    Alberto Botin-Cordoba, Jesus
    2020 XIV TECHNOLOGIES APPLIED TO ELECTRONICS TEACHING CONFERENCE (TAEE2020), 2020,
  • [29] An FPGA-based irrational decimator for digital receivers
    Beygi, Amir
    Mohammadi, Ali
    Abrishamifar, Adib
    2007 9TH INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS, VOLS 1-3, 2007, : 432 - 435
  • [30] A study about FPGA-based digital filters
    Valls, J
    Peiro, MM
    Sansaloni, T
    Boemo, E
    1998 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS-SIPS 98: DESIGN AND IMPLEMENTATION, 1998, : 192 - 201