Design and implementation of 20-T hybrid full adder for high-performance arithmetic applications

被引:14
|
作者
Kandpal, Jyoti [1 ]
Tomar, Abhishek [1 ]
Agarwal, Mayur [1 ]
机构
[1] GB Pant Univ Agr & Technol, Coll Technol, Dept Elect & Commun, Pantnagar, Uttarakhand, India
来源
MICROELECTRONICS JOURNAL | 2021年 / 115卷
关键词
Full voltage swing; XOR-XNOR; Full adder; Transmission gate; Pass transistor logic; LOW-POWER; CMOS; LOGIC;
D O I
10.1016/j.mejo.2021.105205
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Most of the full adder (FA) circuits are implemented through a hybrid logic style using three different modules. The principal peculiarity of these hybrid logic style-based FA cells is that each module could be optimized individually to improve the circuit performance. A high-performance 1-bit hybrid FA cell is proposed with pass transistor logic and transmission gate logic in the present work. The proposed FA circuit is implemented using 20-transistors to achieve optimum performance. The proposed circuit is simulated in Cadence virtuoso tool by using 90-nm process CMOS technology. Comparison of the design matrices for the proposed 1-bit hybrid FA cell against the five different reported FA circuits is also carried out. The present study reported 13.01-54.93 % and 13.01-59.20 % improvement in terms of delay and power delay product (PDP), respectively, compared to other FA designs. The proposed circuit is also investigated in different supply voltages (0.6-1.5V). Furthermore, the FA circuit is verified in different process corner conditions to check the robustness.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] An Alternative Hybrid Power-Aware Adder for High-Performance Processors
    Hjakazemi, Mohammad Hossein
    Baniasadi, Amirali
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (01) : 38 - 44
  • [42] High-Performance 32-Bit Parallel Hybrid Adder Design Using RNS and Hybrid PTL/CMOS Logic
    Khairnar, Avadhoot
    Chauhan, Bhavuk
    Sharma, Geetanjali
    Joshi, Amit M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (11)
  • [43] High-performance and low-energy approximate full adder design for error-resilient image processing
    Shahrokhi, Seyed Hossein
    Hosseinzadeh, Mehdi
    Reshadi, Midia
    Gorgin, Saeid
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (06) : 1059 - 1079
  • [44] CMOS full adder cells based on modified full swing restored complementary pass transistor logic for energy efficient high speed arithmetic applications
    Sundar, S. Sriram
    Mahendran, G.
    INTEGRATION-THE VLSI JOURNAL, 2024, 95
  • [45] A scalable high-speed hybrid 1-bit full adder design using XOR-XNOR module
    Hasan, Mehedi
    Islam, Sharnali
    Hossain, Mainul
    Zaman, Hasan U.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3597 - 3606
  • [46] Non-Volatile and High-Performance Cascadable Spintronic Full-Adder With No Sensitivity to Input Scheduling
    Raouf, Mina
    Timarchi, Somayeh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (06) : 2236 - 2240
  • [47] Gate Diffusion Input technique based full swing and scalable 1-bit hybrid Full Adder for high performance applications
    Hasan, Mehedi
    Zaman, Hasan U.
    Hossain, Mainul
    Biswas, Parag
    Islam, Sharnali
    ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2020, 23 (06): : 1364 - 1373
  • [48] Design and Analysis of Low Power and High Speed FinFET based Hybrid Full Adder/Subtractor Circuit (FHAS)
    Ramkumar, E.
    Gracin, D.
    Rajkamal, P.
    Bhuvana, B. P.
    Bhaaskaran, V. S. Kanchana
    2020 6TH IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2020) (FORMERLY INIS), 2020, : 281 - 284
  • [49] High-performance approximate half and full adder cells using NAND logic gate
    Waris, Haroon
    Wang, Chenghua
    Liu, Weiqiang
    IEICE ELECTRONICS EXPRESS, 2019, 16 (06):
  • [50] Characterisation of graphene nano-ribbon field effect transistor and design of high performance PPN 12T GNRFET Full adder
    Elangovan, M.
    Sharma, Kulbhushan
    Sachdeva, Ashish
    PHYSICA SCRIPTA, 2023, 98 (12)