Design and implementation of 20-T hybrid full adder for high-performance arithmetic applications

被引:14
|
作者
Kandpal, Jyoti [1 ]
Tomar, Abhishek [1 ]
Agarwal, Mayur [1 ]
机构
[1] GB Pant Univ Agr & Technol, Coll Technol, Dept Elect & Commun, Pantnagar, Uttarakhand, India
来源
MICROELECTRONICS JOURNAL | 2021年 / 115卷
关键词
Full voltage swing; XOR-XNOR; Full adder; Transmission gate; Pass transistor logic; LOW-POWER; CMOS; LOGIC;
D O I
10.1016/j.mejo.2021.105205
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Most of the full adder (FA) circuits are implemented through a hybrid logic style using three different modules. The principal peculiarity of these hybrid logic style-based FA cells is that each module could be optimized individually to improve the circuit performance. A high-performance 1-bit hybrid FA cell is proposed with pass transistor logic and transmission gate logic in the present work. The proposed FA circuit is implemented using 20-transistors to achieve optimum performance. The proposed circuit is simulated in Cadence virtuoso tool by using 90-nm process CMOS technology. Comparison of the design matrices for the proposed 1-bit hybrid FA cell against the five different reported FA circuits is also carried out. The present study reported 13.01-54.93 % and 13.01-59.20 % improvement in terms of delay and power delay product (PDP), respectively, compared to other FA designs. The proposed circuit is also investigated in different supply voltages (0.6-1.5V). Furthermore, the FA circuit is verified in different process corner conditions to check the robustness.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] A novel high-performance CMOS 1-bit full-adder cell
    Shams, AM
    Bayoumi, MA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (05) : 478 - 481
  • [32] High-Performance Noise Tolerant Comparator Design for Arithmetic Circuits
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2016, : 243 - 246
  • [33] Design of Hybrid Full Adder in Deep Subthreshold Region for Ultralow Power Applications
    Guduri, Manisha
    Islam, A.
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 931 - 935
  • [34] Design of Delay Efficient Hybrid Adder for High Speed Applications
    Nithya, J.
    Ramesh, S. R.
    2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, : 374 - 378
  • [35] Design and Performance Analysis of Low-Power Hybrid Full Adder Circuit
    Upadhyay, Rahul Mani
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2021, 16 (01): : 13 - 23
  • [36] Design of efficient 22 nm, 20-FinFET full adder for low-power and high-speed arithmetic units
    Jeevan Battini
    Sivani Kosaraju
    Silicon, 2023, 15 : 993 - 1002
  • [37] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [38] A low-power high-speed hybrid multi-threshold full adder design in CNFET technology
    Maleknejad, Mojtaba
    Mohammadi, Somayyeh
    Mirhosseini, Seyed Mostafa
    Navi, Keivan
    Naji, Hamid Reza
    Hosseinzadeh, Mehdi
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (03) : 1257 - 1267
  • [39] Design and analysis of low power high-speed 1-bit full adder cells for VLSI applications
    Tirumalasetty, Venkata Rao
    Machupalli, Madhusudhan Reddy
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (04) : 521 - 536
  • [40] A New Design of Low Power High Speed Hybrid CMOS Full Adder
    Agarwal, Mayur
    Agrawal, Neha
    Alam, Md. Anis
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 448 - 452