Design and implementation of 20-T hybrid full adder for high-performance arithmetic applications

被引:14
|
作者
Kandpal, Jyoti [1 ]
Tomar, Abhishek [1 ]
Agarwal, Mayur [1 ]
机构
[1] GB Pant Univ Agr & Technol, Coll Technol, Dept Elect & Commun, Pantnagar, Uttarakhand, India
来源
MICROELECTRONICS JOURNAL | 2021年 / 115卷
关键词
Full voltage swing; XOR-XNOR; Full adder; Transmission gate; Pass transistor logic; LOW-POWER; CMOS; LOGIC;
D O I
10.1016/j.mejo.2021.105205
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Most of the full adder (FA) circuits are implemented through a hybrid logic style using three different modules. The principal peculiarity of these hybrid logic style-based FA cells is that each module could be optimized individually to improve the circuit performance. A high-performance 1-bit hybrid FA cell is proposed with pass transistor logic and transmission gate logic in the present work. The proposed FA circuit is implemented using 20-transistors to achieve optimum performance. The proposed circuit is simulated in Cadence virtuoso tool by using 90-nm process CMOS technology. Comparison of the design matrices for the proposed 1-bit hybrid FA cell against the five different reported FA circuits is also carried out. The present study reported 13.01-54.93 % and 13.01-59.20 % improvement in terms of delay and power delay product (PDP), respectively, compared to other FA designs. The proposed circuit is also investigated in different supply voltages (0.6-1.5V). Furthermore, the FA circuit is verified in different process corner conditions to check the robustness.
引用
收藏
页数:8
相关论文
共 50 条
  • [21] A Design of High Performance Full Adder with Memristors
    Zhang, Kuimin
    Cui, Xiaole
    Cui, Xiaoxin
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 746 - 749
  • [22] Design and analysis of a novel low-power and energy-efficient 18T hybrid full adder
    Amini-Valashani, Majid
    Ayat, Mehdi
    Mirzakuchaki, Sattar
    MICROELECTRONICS JOURNAL, 2018, 74 : 49 - 59
  • [23] High-performance low-power full-swing full adder cores with output driving capability
    Tung, Chiou-Kou
    Shieh, Shao-Hui
    Hung, Yu-Cherng
    Tsai, Ming-Chien
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 614 - +
  • [24] A comprehensive analysis of ultra low power GNRFET based 20T hybrid full adder for computing applications
    Arora, Sneha
    Tripathi, Suman Lata
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [25] Design of efficient 22 nm, 20-FinFET full adder for low-power and high-speed arithmetic units
    Battini, Jeevan
    Kosaraju, Sivani
    SILICON, 2023, 15 (02) : 993 - 1002
  • [26] A Novel High-Performance CMOS 1 Bit Full-Adder Cell
    Dubey, Amit
    Akashe, Shyam
    Dubey, Sachin
    7TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2013), 2013, : 312 - 315
  • [27] High Performance and Scalable Hybrid Memristor-CMOS Based Full Adder
    Shalini
    Singh, Kunwar
    IETE JOURNAL OF RESEARCH, 2024, 70 (07) : 6412 - 6422
  • [28] DESIGN AND PERFORMANCE ANALYSIS OF FULL ADDER USING 6-T XOR-XNOR CELL
    Rao, K. Srinivasa
    Aditya, Marupaka
    Raja, B. S. D. Karthik
    Manisai, CH.
    Reddy, M. Tharun Sai
    Sravani, K. Girija
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2022, 35 (02) : 187 - 198
  • [29] Low-Power Hybrid 1-Bit Full-Adder Circuit for Energy Efficient Arithmetic Applications
    Parameshwara, M. C.
    Srinivasaiah, H. C.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (01)
  • [30] Low Power CMOS Full Adder Cells based on Alternative Logic for High-Speed Arithmetic Applications
    Subramanian, Sriram Sundar
    Gandhi, Mahendran
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2024, 54 (03):