An on-chip march pattern generator for testing embedded memory cores

被引:15
|
作者
Wang, WL [1 ]
Lee, KJ [1 ]
Wang, JF [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
march algorithm; memory testing; system-on-a-chip (SOC); test pattern generator;
D O I
10.1109/92.953506
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this correspondence, we propose an effective approach to integrate 40 existing march algorithms into an embedded low hardware overhead test pattern generator to test the various kinds of word-oriented memory cores. Each march algorithm is characterized by several sets of up/down address orders, read/write signals, read/write data, and lengths of read/write operations. These characteristics are stored on chip so that any desired march algorithm can be generated with very little external control. An efficient procedure to reduce the memory storage for these characteristics is presented. We use only two programmable cyclic shift registers to generate the various read/write signals and data within the steps of the algorithms. Therefore, the proposed pattern generator is capable of generating any march algorithm, vith small area overhead.
引用
收藏
页码:730 / 735
页数:6
相关论文
共 50 条
  • [21] Graphics controller increases embedded memory, widens on-chip bus
    Dipert, B
    EDN, 1998, 43 (13) : 20 - 20
  • [22] On-chip bist-based diagnosis of embedded programmable logic cores in system-on-chip devices
    Stroud, C
    Garimella, S
    Sunwoo, J
    PROCEEDINGS OF THE ISCA 20TH INTERNATIONAL CONFERENCE ON COMPUTERS AND THEIR APPLICATIONS, 2005, : 308 - 313
  • [23] BUILT-IN TESTING OF MEMORY USING AN ON-CHIP COMPACT TESTING SCHEME
    KINOSHITA, K
    SALUJA, KK
    IEEE TRANSACTIONS ON COMPUTERS, 1986, 35 (10) : 862 - 870
  • [24] A programmable data background generator for march based memory testing
    Wang, WL
    Lee, KJ
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 347 - 350
  • [25] Testing embedded cores
    Anderson, TL
    Chandramouli, R
    Dey, S
    Hemmady, S
    Mallipeddi, C
    Rajsuman, R
    Walther, R
    Zorian, Y
    IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (02): : 81 - 89
  • [26] An on-chip glitchy-clock generator for testing fault injection attacks
    Endo, Sho
    Sugawara, Takeshi
    Homma, Naofumi
    Aoki, Takafumi
    Satoh, Akashi
    JOURNAL OF CRYPTOGRAPHIC ENGINEERING, 2011, 1 (04) : 265 - 270
  • [27] Low Cost High Accuracy Stimulus Generator for On-chip Spectral Testing
    Bhatheja, Kushagra
    Chaganti, Shravan
    Chen, Degang
    Jin, Xiankun Robert
    Dao, Chris C.
    Ren, Juxiang
    Kumar, Abhishek
    Correa, Daniel
    Lehmann, Mark
    Rodriguez, Thomas
    Kingham, Eric
    Knight, Joel R.
    Dobbin, Allan
    Herrin, Scott W.
    Garrity, Doug
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 514 - 518
  • [28] On-chip Blumlein pulse generator
    Sun, Jiwei
    Wang, Pingshan
    ELECTRONICS LETTERS, 2014, 50 (12) : 859 - 860
  • [29] On-chip stack based memory organization for low power embedded architectures
    Mamidipaka, M
    Dutt, N
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 1082 - 1087
  • [30] On-chip memory management for embedded MpSoC architectures based on data compression
    Ozturk, O
    Kandemir, M
    Irwin, MJ
    Tosun, S
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 175 - 178