An on-chip march pattern generator for testing embedded memory cores

被引:15
|
作者
Wang, WL [1 ]
Lee, KJ [1 ]
Wang, JF [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
march algorithm; memory testing; system-on-a-chip (SOC); test pattern generator;
D O I
10.1109/92.953506
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this correspondence, we propose an effective approach to integrate 40 existing march algorithms into an embedded low hardware overhead test pattern generator to test the various kinds of word-oriented memory cores. Each march algorithm is characterized by several sets of up/down address orders, read/write signals, read/write data, and lengths of read/write operations. These characteristics are stored on chip so that any desired march algorithm can be generated with very little external control. An efficient procedure to reduce the memory storage for these characteristics is presented. We use only two programmable cyclic shift registers to generate the various read/write signals and data within the steps of the algorithms. Therefore, the proposed pattern generator is capable of generating any march algorithm, vith small area overhead.
引用
收藏
页码:730 / 735
页数:6
相关论文
共 50 条
  • [1] Embedded march algorithm test pattern generator for memory testing
    Wang, Wei-Lun
    Lee, Kuen-Jong
    Wang, Jhing-Fa
    International Symposium on VLSI Technology, Systems, and Applications, Proceedings, 1999, : 211 - 214
  • [2] Utilizing On-chip Resources for Testing Embedded Mixed-signal Cores
    Wegener, Carsten
    Mattes, Heinz
    Kirmser, Stephane
    Demmerle, Frank
    Sattler, Sebastian
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (06): : 301 - 308
  • [3] Testing for interconnect crosstalk defects using on-chip embedded processor cores
    Chen, L
    Bai, XL
    Dey, S
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 317 - 320
  • [4] Testing for interconnect crosstalk defects using on-chip embedded processor cores
    Chen, L
    Bai, XL
    Dey, SJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 529 - 538
  • [5] Utilizing On-chip Resources for Testing Embedded Mixed-signal Cores
    Carsten Wegener
    Heinz Mattes
    Stephane Kirmser
    Frank Demmerle
    Sebastian Sattler
    Journal of Electronic Testing, 2009, 25 : 301 - 308
  • [6] Testing for Interconnect Crosstalk Defects Using On-Chip Embedded Processor Cores
    Li Chen
    Xiaoliang Bai
    Sujit Dey
    Journal of Electronic Testing, 2002, 18 : 529 - 538
  • [7] On-chip testing of embedded transducers
    Mir, S
    Rufer, L
    Courtois, B
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 463 - 472
  • [8] ON-CHIP TESTING OF EMBEDDED PLAS
    VARMA, P
    AMBLER, AP
    BAKER, K
    JOURNAL OF THE INSTITUTION OF ELECTRONIC AND RADIO ENGINEERS, 1985, 55 (09): : 306 - 310
  • [9] An on-chip diagnosis methodology for embedded cores with replaceable modules
    Tekumalla, RC
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 824 - 827
  • [10] On-chip testing of embedded silicon transducers
    Mir, S
    Rufer, L
    Charlot, B
    Courtois, B
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 2 - 7