Ant Lion Optimized Bufferless Routing in the Design of Low Power Application Specific Network on Chip

被引:30
|
作者
Venkataraman, N. L. [1 ]
Kumar, R. [1 ]
Shakeel, P. Mohamed [2 ]
机构
[1] Natl Inst Technol Nagaland, Dept Elect & Instrumentat Engn, Dimapur, Nagaland, India
[2] Univ Tekn Malaysia Melaka, Fac Informat & Commun Technol, Durian Tunggal, Malaysia
关键词
Application-specific network on chip (ASNoC); Bufferless router; Ant lion optimization; Deflection routing; Low power; ARCHITECTURE; EFFICIENT; ROUTER;
D O I
10.1007/s00034-019-01065-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network on chip is widely restricted with power utilization and area occupation due to the usage of buffers. Hence, the design of bufferless architecture entirely eliminates such kind of limitations. However, conventional methodologies will not provide low-power design with enhanced features by means of operational frequency and area. This work introduces an optimization algorithm along with bufferless routing in chip design. Ant lion optimized (ALO) routing topology in bufferless router achieves very less power. Power dissipation of ALO-bufferless technique is evaluated with conventional topologies, such as spin, octagon and cliche. Xilinx ISE design suite 14.5 is used for the purpose of design and validation of the planned work, and it is compared with fault-tolerant deflection routing and hierarchical FTDR in terms of throughput and fault rate. ALO-based bufferless routing achieves operational frequency of 780.153 MHz with 0.413 mW power consumption; while ant lion optimized buffered routing achieves operational frequency of 426.995 MHz and 0.750 mW for speed and power, respectively.
引用
收藏
页码:961 / 976
页数:16
相关论文
共 50 条
  • [41] Application of Ant Colony Algorithm in Optimized Design for Drainage Systems
    Peng, Caihong
    Pang, Zhaohui
    Zhu, Yongzhong
    Tang, Kunhao
    ADVANCES IN CIVIL AND INDUSTRIAL ENGINEERING, PTS 1-4, 2013, 353-356 : 2938 - 2942
  • [42] Application of Ant System to network design problem
    Hossain Poorzahedy
    Farhad Abulghasemi
    Transportation, 2005, 32 : 251 - 273
  • [43] Application specific low power hybrid FPGA architecture design
    Akoglu, A
    Dasu, A
    Panchanathan, S
    EMBEDDED PROCESSORS FOR MULTIMEDIA AND COMMUNICATIONS II, 2005, 5683 : 21 - 31
  • [44] A power-aware adaptive routing scheme for network on a chip
    Yang, Sheng-guang
    Li, Li
    Xu, Yi
    Zhang, Yu-ang
    Zhang, Bing
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1301 - 1304
  • [45] FPGA based Design of Low Power Reconfigurable Router for Network on Chip (NoC)
    Bhanwala, Amit
    Kumar, Mayank
    Kumar, Yogendera
    2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION & AUTOMATION (ICCCA), 2015, : 1320 - 1326
  • [46] A Low-Power Network-on-Chip Power-Gating Design with Bypass Mechanism
    Ouyang, Yiming
    Chen, Zhiyuan
    Xu, Dongyu
    Liang, Huaguo
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2024, 46 (08): : 3436 - 3444
  • [47] Designing power and performance optimal application-specific Network-on-Chip architectures
    Tino, Anita
    Khan, Gul N.
    MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (06) : 523 - 534
  • [48] Application of Ant Colony Optimized Routing Algorithm Based on Evolving Graph Model In VANETs
    Wang, Xueyang
    Liu, Chonghua
    Wang, Yupeng
    Huang, Chengkai
    2014 INTERNATIONAL SYMPOSIUM ON WIRELESS PERSONAL MULTIMEDIA COMMUNICATIONS (WPMC), 2014, : 265 - 270
  • [49] Solution of an Optimal Reactive Power Dispatch problem: An application of Modified Ant Lion Optimizer
    Chaitanya, S. N. V. S. K.
    Rao, B. Venkateswara
    Bakkiyaraj, R. Ashok
    PROCEEDINGS OF 2021 31ST AUSTRALASIAN UNIVERSITIES POWER ENGINEERING CONFERENCE (AUPEC), 2021,
  • [50] Design and implementation of routing scheme for wireless network-on-chip
    Wang, Yi
    Zhao, Dan
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1357 - 1360