Ant Lion Optimized Bufferless Routing in the Design of Low Power Application Specific Network on Chip

被引:30
|
作者
Venkataraman, N. L. [1 ]
Kumar, R. [1 ]
Shakeel, P. Mohamed [2 ]
机构
[1] Natl Inst Technol Nagaland, Dept Elect & Instrumentat Engn, Dimapur, Nagaland, India
[2] Univ Tekn Malaysia Melaka, Fac Informat & Commun Technol, Durian Tunggal, Malaysia
关键词
Application-specific network on chip (ASNoC); Bufferless router; Ant lion optimization; Deflection routing; Low power; ARCHITECTURE; EFFICIENT; ROUTER;
D O I
10.1007/s00034-019-01065-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network on chip is widely restricted with power utilization and area occupation due to the usage of buffers. Hence, the design of bufferless architecture entirely eliminates such kind of limitations. However, conventional methodologies will not provide low-power design with enhanced features by means of operational frequency and area. This work introduces an optimization algorithm along with bufferless routing in chip design. Ant lion optimized (ALO) routing topology in bufferless router achieves very less power. Power dissipation of ALO-bufferless technique is evaluated with conventional topologies, such as spin, octagon and cliche. Xilinx ISE design suite 14.5 is used for the purpose of design and validation of the planned work, and it is compared with fault-tolerant deflection routing and hierarchical FTDR in terms of throughput and fault rate. ALO-based bufferless routing achieves operational frequency of 780.153 MHz with 0.413 mW power consumption; while ant lion optimized buffered routing achieves operational frequency of 426.995 MHz and 0.750 mW for speed and power, respectively.
引用
收藏
页码:961 / 976
页数:16
相关论文
共 50 条
  • [21] Application of improved ant-lion algorithm for power systems
    Wang, Wenjing
    Zhou, Renjun
    PLOS ONE, 2024, 19 (12):
  • [22] Application-Specific Heterogeneous Network-on-Chip Design
    Demirbas, Dilek
    Akturk, Ismail
    Ozturk, Ozcan
    Gudukbay, Ugur
    COMPUTER JOURNAL, 2014, 57 (08): : 1117 - 1131
  • [23] Application Specific Routing Algorithms for Networks on Chip
    Palesi, Maurizio
    Holsmark, Rickard
    Kumar, Shashi
    Catania, Vincenzo
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2009, 20 (03) : 316 - 330
  • [24] Application Specific Low Power ALU Design
    Zhou, Yu
    Guo, Hui
    EUC 2008: PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING, VOL 1, MAIN CONFERENCE, 2008, : 214 - 220
  • [25] Power-efficient Partitioning and Cluster Generation Design for Application-Specific Network-on-Chip
    Ma, Jiayi
    Hao, Cong
    Zhang, Wencan
    Yoshimura, Takeshi
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 83 - 84
  • [26] Routing Algorithm for Application-Specific Network-on-Chip with Irregular Core Sizes
    Anirudh, Grandhi Sai
    Soumya, J.
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 56 - 60
  • [27] Design and analysis of application specific network on chip for reliable custom topology
    Venkataraman, N. L.
    Kumar, R.
    COMPUTER NETWORKS, 2019, 158 : 69 - 76
  • [28] Fault-Tolerant Application Specific Network-on-Chip Design
    Shah, Parth
    Kanniganti, Abhishek
    Soumya, J.
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [29] POWER MINIMIZATION FOR CLUSTERED ROUTING IN NETWORK ON CHIP ARCHITECTURES
    Blessington, Praveen T.
    Murthy, Bhanu B.
    Basha, Fazal Noor
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1645 - 1650
  • [30] POWER MINIMIZATION FOR CLUSTERED ROUTING IN NETWORK ON CHIP ARCHITECTURES
    Blessington, Praveen T.
    Murthy, Bhanu B.
    Basha, Fazal Noor
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1584 - 1588