A Test Partitioning Technique for Scheduling Tests for Thermally Constrained 3D Integrated Circuits

被引:3
|
作者
Millican, Spencer K. [1 ]
Saluja, Kewal K. [1 ]
机构
[1] Univ Wisconsin, Dept Elect & Comp Engn, Madison, WI 53706 USA
关键词
POWER; SET;
D O I
10.1109/VLSID.2014.11
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Increasing design complexity coupled with new design and manufacturing techniques being used for modern integrate circuits is creating challenges for test environment. The goal of system-on chip (SoC) test scheduling has always been to reduce test application time. Added design constraints for SoC environment are making this scheduling more difficult. This difficulty is increased by manufacturing techniques like 3D stacked integrated circuits. Traditional test schedules for 3D stacked ICs can be either prohibitively long or may not exist without resorting to test partitioning. Partitioning methods proposed in literature have been ad hoc or simplistic. This paper presents a test partitioning method specifically designed for thermally constrained tests for the purpose of reducing test application time of 3D stacked integrated circuits under temperature constraint. The efficiency of the method is demonstrated by comparing it to the ad hoc methods previously investigated in the literature.
引用
收藏
页码:20 / 25
页数:6
相关论文
共 50 条
  • [1] Thermal Analysis and Modeling of 3D Integrated Circuits for Test Scheduling
    Rawat, Indira
    Gupta, M. K.
    Singh, Virendra
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [2] Test Scheduling Using Ant Colony Optimization for 3D Integrated Circuits
    Choi, Inhyuk
    Han, Taewoo
    Kang, Sungho
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 15 - 16
  • [3] A Security-Aware Pre-partitioning Technique for 3D Integrated Circuits
    Madani, Siroos
    Bayoumi, Magdy
    2017 18TH INTERNATIONAL WORKSHOP ON MICROPROCESSOR AND SOC TEST, SECURITY AND VERIFICATION (MTV 2017), 2017, : 57 - 61
  • [4] Analytical Test of 3D Integrated Circuits
    Robertazzi, Raphael
    Scheurman, Micheal
    Wordeman, Matt
    Tian, Shurong
    Tyberg, Christy
    2017 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2017,
  • [5] Test Challenges for 3D Integrated Circuits
    Lee, Hsien-Hsin S.
    Chakrabarty, Krishnendu
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (05): : 26 - 35
  • [6] Thermally robust clocking schemes for 3D integrated circuits
    Mondal, Mosin
    Ricketts, Andrew J.
    Kirolos, Sami
    Ragheb, Tamer
    Link, Greg
    Vijaykrishnan, N.
    Massoud, Yehia
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1206 - +
  • [7] A Test Integration Methodology for 3D Integrated Circuits
    Chou, Che-Wei
    Li, Jin-Fu
    Chen, Ji-Jan
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 377 - 382
  • [8] Loopback Test for 3D Stacked Integrated Circuits
    Huang, Yu-Jung
    Liu, Yan-Cen
    Fu, Shen-Li
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 23 - 26
  • [9] Thermal-Aware Test Scheduling for NOC-Based 3D Integrated Circuits
    Xiang, Dong
    Liu, Gang
    Chakrabarty, Krishnendu
    Fujiwara, Hideo
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 96 - 101
  • [10] Optimizing Test Time for Core-Based 3-D Integrated Circuits by a Technique of Bi-partitioning
    Pradhan, Manjari
    Das, Debesh K.
    Giri, Chandan
    Rahaman, Hafizur
    2014 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2014,