Design and implementaion of a 2D-DCT architecture using coefficient distributed arithmetic

被引:11
|
作者
Ghosh, S [1 ]
Venigalla, S [1 ]
Bayoumi, M [1 ]
机构
[1] Univ Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
关键词
D O I
10.1109/ISVLSI.2005.25
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The paper describes the design and implementation of an 8x8 2D DCT chip for use in low-power applications. The design exploits a Coefficient distributed arithmetic (CoDA) scheme as opposed to the prevalent data distributed arithmetic (DDA) schemes to achieve low power consumption. The architecture uses no ROMs and uses minimum number of additions by exploiting the redundancy in the adder arrays. The described architecture for the CoDA scheme is implemented on FPGA and has been fabricated on silicon. The fabricated chip computes 8 X 8 2D DCT (c) 50 MHz consuming around 137m W of power.
引用
收藏
页码:162 / 166
页数:5
相关论文
共 50 条
  • [1] An efficient VLSI architecture for 2D-DCT using direct method
    Jian, BL
    Xuan, Z
    Rong, TJ
    Yue, L
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 393 - 396
  • [2] Parallel Implementation of RSA 2D-DCT Steganography and Chaotic 2D-DCT Steganography
    Savithri, G.
    Vinupriya
    Mane, Sayali
    Banu, J. Saira
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON COMPUTER VISION AND IMAGE PROCESSING, CVIP 2016, VOL 1, 2017, 459 : 593 - 605
  • [3] An Optimized Hardware Design for high speed 2D-DCT processor based on modified Loeffler architecture
    Sadaghiani, AbdolVahab Khalili
    Ghanbari, Mohammed
    2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 1476 - 1480
  • [4] The 2-D quantized DCT with distributed arithmetic
    Samadi, Payman
    Wu, Huappeng
    Ahmadi, Majid
    2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 1522 - +
  • [5] Low power small area high performance 2D-DCT architecture
    Rizk, Mohamed R. M.
    Ammar, Mostafa
    IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : 120 - 125
  • [6] Efficient architecture of variable size HEVC 2D-DCT for FPGA platforms
    Chen, Min
    Zhang, Yuanzhi
    Lu, Chao
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 73 : 1 - 8
  • [7] COMPRESSION AND RECONSTRUCTION OF MRI IMAGES USING 2D-DCT
    WANG, H
    ROSENFELD, D
    BRAUN, M
    YAN, H
    MAGNETIC RESONANCE IMAGING, 1992, 10 (03) : 427 - 432
  • [8] Compressive imaging using 2D-DCT equivalent matrix
    Liu, Wei
    Zhao, Chunhui
    Yi Qi Yi Biao Xue Bao/Chinese Journal of Scientific Instrument, 2010, 31 (07): : 1576 - 1582
  • [9] VLSI ARCHITECTURES FOR COMPUTING THE 2D-DCT
    YAN, M
    MCCANNY, JV
    SYSTOLIC ARRAY PROCESSORS, 1989, : 411 - 420
  • [10] 2D-DCT的FPGA实现
    郭前岗
    潘磊
    周西峰
    微型机与应用, 2012, 31 (11) : 38 - 40+43