FPGA implementation of an optimized coefficients pulse shaping FIR filters

被引:0
|
作者
Eshtawie, Mohamed Almahdi [1 ]
Othman, Masuri [1 ]
机构
[1] Univ Kebangsaan Malaysia, Inst Microengn & Nanoelect, Bangi 43600, Selangor, Malaysia
关键词
D O I
10.1109/SMELEC.2006.381102
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and FPGA implementation for different order pulse shaping finite impulse response (FIR) filters. In this paper, the coefficients of the implemented filters have been modified with an optimization algorithm proposed in an earlier work. The use of this algorithm results in reducing the number of non-zero coefficients used to represent the filter's frequency response. Reducing the number of non-zero coefficients optimizes the implementation process especially when dealing with high order filters and when using lookup table (LUT) based techniques such as distributed arithmetic (DA). The designs have been downloaded to Xilinx Virtex-II FPGA and encouraging results were obtained. Hence, high-speed multiplierless design with a minimized number of arithmetic operations for different order pulse shaping FIR filters is achieved.
引用
收藏
页码:454 / +
页数:3
相关论文
共 50 条
  • [41] FPGA-Based Digital FIR Filters With Small Coefficients and Large Data Input
    Chabini, Noureddine
    Beguenane, Rachid
    2023 IEEE 13TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE, CCWC, 2023, : 218 - 221
  • [42] FPGA IMPLEMENTATION OF EFFICIENT FIR FILTER WITH QUANTIZED FIXED-POINT COEFFICIENTS
    Bhalke, Santosh
    Manjula, B. M.
    Sharma, Chirag
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMMUNICATION, CONTROL, SIGNAL PROCESSING AND COMPUTING APPLICATIONS (IEEE-C2SPCA-2013), 2013,
  • [43] FPGA Design and Implementation of Pulse Shaping Filter for Coherent Underwater Communication
    Wang, Zhijie
    Li, Yu
    Huang, Haining
    PROCEEDINGS OF 2012 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2012), 2012, : 748 - 752
  • [44] FPGA Implementation of High Speed Pulse Shaping Filter for SDR Applications
    Mehra, Rajesh
    Devi, Swapna
    RECENT TRENDS IN NETWORKS AND COMMUNICATIONS, 2010, 90 : 214 - 222
  • [45] Design of FIR digital filters with CSD coefficients having power-of-two DC gain and their FPGA implementation for minimum critical path
    Yamada, M
    Nishihara, A
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (08) : 1997 - 2003
  • [46] VHDL Generation of Optimized FIR Filters
    Daitx, Fabio Fabian
    Rosa, Vagner S.
    Costa, Eduardo
    Flores, Paulo
    Bampi, Sergio
    SCS: 2008 2ND INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS, 2008, : 424 - +
  • [47] Systolic implementation of FIR filters
    1600, Publ by Elsevier Science Publishers B.V., Amsterdam, Neth
  • [48] Karatsuba Implementation of FIR Filters
    Albicocco, Pietro
    Cardarilli, Gian Carlo
    Pontarelli, Salvatore
    Re, Marco
    2012 CONFERENCE RECORD OF THE FORTY SIXTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS (ASILOMAR), 2012, : 1111 - 1114
  • [49] Design & Implementation of FIR Filters using On-Board ADC-DAC & FPGA
    Pujari, Sashank Shekhar
    Muduli, Prangya Paramita
    Panda, Amruta
    Badhai, Rashmita
    Nayak, Sofia
    Sahoo, Yougajyoty
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [50] Design and Implementation of SORIGA-optimized Powers-oftwo FIR Filter on FPGA
    Chandra, Abhijit
    Chattopadhyay, Sudipta
    Ghosh, Beetan
    2014 AASRI CONFERENCE ON CIRCUIT AND SIGNAL PROCESSING (CSP 2014), 2014, 9 : 51 - 56