FPGA implementation of an optimized coefficients pulse shaping FIR filters

被引:0
|
作者
Eshtawie, Mohamed Almahdi [1 ]
Othman, Masuri [1 ]
机构
[1] Univ Kebangsaan Malaysia, Inst Microengn & Nanoelect, Bangi 43600, Selangor, Malaysia
关键词
D O I
10.1109/SMELEC.2006.381102
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and FPGA implementation for different order pulse shaping finite impulse response (FIR) filters. In this paper, the coefficients of the implemented filters have been modified with an optimization algorithm proposed in an earlier work. The use of this algorithm results in reducing the number of non-zero coefficients used to represent the filter's frequency response. Reducing the number of non-zero coefficients optimizes the implementation process especially when dealing with high order filters and when using lookup table (LUT) based techniques such as distributed arithmetic (DA). The designs have been downloaded to Xilinx Virtex-II FPGA and encouraging results were obtained. Hence, high-speed multiplierless design with a minimized number of arithmetic operations for different order pulse shaping FIR filters is achieved.
引用
收藏
页码:454 / +
页数:3
相关论文
共 50 条
  • [31] An efficient FPGA implementation of a pulse-shaping IIR filter
    Batani, N
    Thibeault, C
    Gargour, CS
    CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING 2001, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 353 - 355
  • [32] The Design of Hybrid Symmetric-FIR/Analog Pulse-Shaping Filters
    Yao, Chia-Yu
    Willson, Alan N., Jr.
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2012, 60 (04) : 2060 - 2065
  • [33] IMPLEMENTATION OF PROGRAMMABLE MULTIPLIERLESS FIR FILTERS WITH POWERS-OF-2 COEFFICIENTS
    OH, WJ
    LEE, YH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (08): : 553 - 556
  • [34] Distributed arithmetic implementation of an optimized raised cosine FIR filter coefficients
    Eshtawie, M. M.
    Othman, M.
    2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 600 - 603
  • [35] Hardware Optimized Implementation of Digital Pulse Compression Based on FPGA
    ul Azim, Noor
    Jun, Wang
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON RADAR, ANTENNA, MICROWAVE, ELECTRONICS, AND TELECOMMUNICATIONS (ICRAMET), 2016, : 48 - 53
  • [36] Optimized FIR filters for Digital Pulse Compression of Biphase Codes with Low Sidelobes
    Sanal, Manisha
    Kuloor, Ramachandra
    Sagayaraj, Justin M.
    2013 IEEE AEROSPACE CONFERENCE, 2013,
  • [37] FPGA Implementation of Polyphase Decomposed FIR Filters for Interpolation Used in Δ-Σ Audio DAC
    Ben Ameur, Noura
    Soyah, Maher
    Masmoudi, Nouri
    Loulou, Mourad
    2009 3RD INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS (SCS 2009), 2009, : 198 - +
  • [38] Design and FPGA implementation of systolic FIR filters using the Fermat number ALU
    Safiri, H
    Ahmadi, M
    Jullien, GA
    Dimitrov, VS
    THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 1052 - 1056
  • [39] FPGA implementation of high speed FIR filters using add and shift method
    Mirzaei, Shalmam
    Hosangadi, Anup
    Kastner, Ryan
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 308 - 313
  • [40] FPGA implementation of high speed multiplierless frequency response masking FIR filters
    Lian, Y
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 317 - 325