FPGA implementation of an optimized coefficients pulse shaping FIR filters

被引:0
|
作者
Eshtawie, Mohamed Almahdi [1 ]
Othman, Masuri [1 ]
机构
[1] Univ Kebangsaan Malaysia, Inst Microengn & Nanoelect, Bangi 43600, Selangor, Malaysia
关键词
D O I
10.1109/SMELEC.2006.381102
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and FPGA implementation for different order pulse shaping finite impulse response (FIR) filters. In this paper, the coefficients of the implemented filters have been modified with an optimization algorithm proposed in an earlier work. The use of this algorithm results in reducing the number of non-zero coefficients used to represent the filter's frequency response. Reducing the number of non-zero coefficients optimizes the implementation process especially when dealing with high order filters and when using lookup table (LUT) based techniques such as distributed arithmetic (DA). The designs have been downloaded to Xilinx Virtex-II FPGA and encouraging results were obtained. Hence, high-speed multiplierless design with a minimized number of arithmetic operations for different order pulse shaping FIR filters is achieved.
引用
收藏
页码:454 / +
页数:3
相关论文
共 50 条
  • [21] Comparison of RNS and optimized FIR digital filters in xilinx FPGA's
    Kaluri, K
    Leong, WF
    Tan, KH
    Johnson, L
    Soderstrand, M
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 438 - 441
  • [22] A comparison between prolate spheroidal and Gaussian FIR pulse shaping filters
    Jitsumatsu, Yutaka
    Ogata, Masato
    Kohda, Tohru
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 343 - 346
  • [23] Low-Area ASIC Implementation for Configurable Coefficients FIR Pulse Shape Filters of Digital TV Systems
    Silverio, Wagner V.
    Costa, Janaina D.
    Fragoso, Joao L.
    Silva, Julio L., Jr.
    SBCCI 2008: 21ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2008, : 52 - 57
  • [24] FPGA Implementation of Reconfigurable Architecture for Half-band FIR Filters
    Goswami, Avi
    Agarwal, Meenakshi
    Rawat, Tarun Kumar
    Singh, Kunwar
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 592 - 596
  • [25] Performance characteristics of parallel and pipelined implementation of FIR filters in FPGA platform
    Deepak, G.
    Meher, P. K.
    Sluzek, A.
    ISSCS 2007: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2007, : 245 - +
  • [26] Efficient FPGA implementation of sharp FIR filters using the FRM technique
    Li, Shuguo
    Zhang, Jian
    IEICE ELECTRONICS EXPRESS, 2009, 6 (23): : 1656 - 1662
  • [27] Novel design and FPGA implementation of DA-RNS FIR filters
    Wang, W
    Swamy, MNS
    Ahmad, MO
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (06) : 1233 - 1249
  • [28] Design and implementation of low power multiplierless FIR filters on FPGA and ASIC
    Soni, Teena
    Kumar, A.
    Sharma, Ila
    Panda, Manoj Kumar
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [29] Design and FPGA Implementation of High-speed Parallel FIR Filters
    Hou, Baolin
    Yao, Yuancheng
    Qin, Mingwei
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MECHATRONICS, ROBOTICS AND AUTOMATION (ICMRA 2015), 2015, 15 : 975 - 979
  • [30] FPGA implementation of digital upconversion using distributed arithmetic FIR filters
    Salim, T
    Devlin, J
    Whittington, J
    2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, : 335 - 338