SDODEL MOSFET for performance enhancement

被引:4
作者
Chui, KJ [1 ]
Samudra, GS
Yeo, YC
Tee, KC
Leong, KW
Tee, KM
Benistant, F
Chan, L
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Silicon Nano Device Lab, S-119260 Singapore, Singapore
[2] Chartered Semicond Mfg, S-738406 Singapore, Singapore
关键词
junction capacitance; MOSFET;
D O I
10.1109/LED.2004.843215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-energy, low-dose implant of the source/drain (S/D) doping type is introduced after the gate definition step to form doped regions beneath and separated from the source and drain regions to fabricate source/drain on depletion layer (SDODEL) transistors. Under zero bias, these doped regions are fully depleted and the resulting transistor structure is termed an SDODEL MOSFET. The fully depleted regions act electrically like insulators, as in the case of silicon-on-insulator (SOI), to reduce junction capacitance. SDODEL MOSFETs with 0.16-mum gate length are fabricated by a slightly modified CMOS process without any additional masking steps. Subthreshold slope. simulated threshold voltage V-t rolloff, and off-state leakage I-off are comparable with control devices. The junction capacitance in SDODEL MOSFETs is found to be reduced by more than 40% compared to conventional MOSFETs. Measurement of ring oscillator speeds demonstrates that SDODEL NIOSFETs enable a 15% reduction in gate delay t(d) for each inverter stage. SDODEL transistors provide a low-cost alternative to SOI for reduction of S/D junction capacitance.
引用
收藏
页码:205 / 207
页数:3
相关论文
共 50 条
  • [41] 3.3-kV SiC MOSFET Performance and Short-Circuit Capability
    Xing, Diang
    Xie, Chen
    Wang, Ke
    Liu, Tianshi
    Hu, Boxue
    Wang, Jin
    Agarwal, Anant
    Singh, Ranbir
    Atcitty, Stanley
    2020 IEEE WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA), 2020,
  • [42] Performance Analysis of Ferroelectric GAA MOSFET with Metal Grain Work Function Variability
    Jena, Biswajit
    Bhol, Krutideepa
    Nanda, Umakanta
    Tayal, Shubham
    Routray, Soumya Ranjan
    SILICON, 2022, 14 (06) : 3005 - 3012
  • [43] Impact of multi-finger MOSFET geometry on the electrical performance of RF circuits
    Saad, Sehmi
    Haddad, Fayrouz
    Ben Hammadi, Aymen
    MICROELECTRONICS RELIABILITY, 2022, 129
  • [44] A reliable high performance nano SOI MOSFET by considering quadruple silicon zones
    Zareiee, Meysam
    Abtin, Milad
    2017 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS 2017), 2017, : 208 - 211
  • [45] Performance Analysis of Ferroelectric GAA MOSFET with Metal Grain Work Function Variability
    Biswajit Jena
    Krutideepa Bhol
    Umakanta Nanda
    Shubham Tayal
    Soumya Ranjan Routray
    Silicon, 2022, 14 : 3005 - 3012
  • [46] Modeling and Simulation of Novel Ferroelectric Gate Stack in MOSFET for Enhanced Device Performance
    Sengupta, Prianka
    Guo, Ruyan
    Bhalla, Amar
    2018 IEEE 13TH NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2018, : 405 - 408
  • [47] A Study of the Performance of anN-Channel MOSFET Under Gamma Radiation as a Dosimeter
    Farroh, H. A.
    Nasr, A.
    Sharshar, K. A.
    JOURNAL OF ELECTRONIC MATERIALS, 2020, 49 (10) : 5762 - 5772
  • [48] High-performance charge plasma based normally OFF GaN MOSFET
    Loan, S. A.
    Verma, S.
    Alamoud, A. M.
    ELECTRONICS LETTERS, 2016, 52 (08) : 656 - 657
  • [49] Influence of post-implantation annealing temperature on MOSFET performance and oxide reliability
    Grieb, Michael
    Noll, Stefan
    Scholten, Dick
    Rambach, Martin
    SILICON CARBIDE AND RELATED MATERIALS 2012, 2013, 740-742 : 703 - 706
  • [50] A Study of the Performance of an N-Channel MOSFET Under Gamma Radiation as a Dosimeter
    H. A. Farroh
    A. Nasr
    K. A. Sharshar
    Journal of Electronic Materials, 2020, 49 : 5762 - 5772