SDODEL MOSFET for performance enhancement

被引:4
作者
Chui, KJ [1 ]
Samudra, GS
Yeo, YC
Tee, KC
Leong, KW
Tee, KM
Benistant, F
Chan, L
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Silicon Nano Device Lab, S-119260 Singapore, Singapore
[2] Chartered Semicond Mfg, S-738406 Singapore, Singapore
关键词
junction capacitance; MOSFET;
D O I
10.1109/LED.2004.843215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-energy, low-dose implant of the source/drain (S/D) doping type is introduced after the gate definition step to form doped regions beneath and separated from the source and drain regions to fabricate source/drain on depletion layer (SDODEL) transistors. Under zero bias, these doped regions are fully depleted and the resulting transistor structure is termed an SDODEL MOSFET. The fully depleted regions act electrically like insulators, as in the case of silicon-on-insulator (SOI), to reduce junction capacitance. SDODEL MOSFETs with 0.16-mum gate length are fabricated by a slightly modified CMOS process without any additional masking steps. Subthreshold slope. simulated threshold voltage V-t rolloff, and off-state leakage I-off are comparable with control devices. The junction capacitance in SDODEL MOSFETs is found to be reduced by more than 40% compared to conventional MOSFETs. Measurement of ring oscillator speeds demonstrates that SDODEL NIOSFETs enable a 15% reduction in gate delay t(d) for each inverter stage. SDODEL transistors provide a low-cost alternative to SOI for reduction of S/D junction capacitance.
引用
收藏
页码:205 / 207
页数:3
相关论文
共 50 条
  • [31] A new nanoscale DG MOSFET design with enhanced performance – a comparative study
    Mohapatra, Sushanta Kumar
    Pradhan, Kumar Prasannajit
    Sahu, Prasanna Kumar
    Lecture Notes of the Institute for Computer Sciences, Social-Informatics and Telecommunications Engineering, LNICST, 2014, 117 : 76 - 81
  • [32] High performance multi-finger MOSFET on SOI for RF amplifiers
    M. Singh Adhikari
    Y. Singh
    Indian Journal of Physics, 2017, 91 : 1211 - 1217
  • [33] An insight into the performance analysis of GAA MOSFET for different dielectrics at cryogenic temperatures
    Mahidhar, Kukumani
    Rooban, S.
    Tayal, Shubham
    Jena, Biswajit
    CRYOGENICS, 2022, 122
  • [34] Impact of Different Gate Metals on the RF Performance of Gallium Oxide MOSFET
    Yadava, Narendra
    Chauhan, R. K.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2020, 9 (05)
  • [35] Static and Dynamic Performance Assessment of Commercial SiC MOSFET Power Modules
    Nawaz, Muhammad
    Chimento, Filippo
    Ilves, Kalle
    2015 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2015, : 4899 - 4906
  • [36] High performance multi-channel MOSFET on InGaAs for RF amplifiers
    Adhikari, Manoj Singh
    Singh, Yashvir
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 102 : 79 - 87
  • [37] Simulation of MOSFET as Horizontal Magnetic MOSFET (MAGFET)
    Nakachai, Rattapong
    Phetchakul, Toempong
    Poonsawat, Sawatdipong
    Poyai, Amporn
    2017 2ND INTERNATIONAL CONFERENCE ON FRONTIERS OF SENSORS TECHNOLOGIES (ICFST), 2017, : 19 - 23
  • [38] Switching and conducting performance of SiC-JFET and ESBT against MOSFET and IGBT
    Knop, Andre
    Franke, W. -Toke
    Fuchs, Friedrich W.
    2008 13TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE, VOLS 1-5, 2008, : 69 - 75
  • [39] Asymmetric Trench SiC MOSFET With Integrated Three Channels for Improved Performance and Reliability
    Chen, Weizhong
    Zhou, Yangqi
    Xiao, Yufan
    Zhang, Hongsheng
    Huang, Yi
    Han, Zhengsheng
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2025, 25 (01) : 95 - 100
  • [40] Mechanical Stress effects on p-channel MOSFET performance and NBTI reliability
    Ioannou, Dimitris P.
    La Rosa, Giuseppe
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,