SDODEL MOSFET for performance enhancement

被引:4
作者
Chui, KJ [1 ]
Samudra, GS
Yeo, YC
Tee, KC
Leong, KW
Tee, KM
Benistant, F
Chan, L
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Silicon Nano Device Lab, S-119260 Singapore, Singapore
[2] Chartered Semicond Mfg, S-738406 Singapore, Singapore
关键词
junction capacitance; MOSFET;
D O I
10.1109/LED.2004.843215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-energy, low-dose implant of the source/drain (S/D) doping type is introduced after the gate definition step to form doped regions beneath and separated from the source and drain regions to fabricate source/drain on depletion layer (SDODEL) transistors. Under zero bias, these doped regions are fully depleted and the resulting transistor structure is termed an SDODEL MOSFET. The fully depleted regions act electrically like insulators, as in the case of silicon-on-insulator (SOI), to reduce junction capacitance. SDODEL MOSFETs with 0.16-mum gate length are fabricated by a slightly modified CMOS process without any additional masking steps. Subthreshold slope. simulated threshold voltage V-t rolloff, and off-state leakage I-off are comparable with control devices. The junction capacitance in SDODEL MOSFETs is found to be reduced by more than 40% compared to conventional MOSFETs. Measurement of ring oscillator speeds demonstrates that SDODEL NIOSFETs enable a 15% reduction in gate delay t(d) for each inverter stage. SDODEL transistors provide a low-cost alternative to SOI for reduction of S/D junction capacitance.
引用
收藏
页码:205 / 207
页数:3
相关论文
共 50 条
  • [21] Effects of Gate-Length Scaling on Microwave MOSFET Performance
    Crupi, Giovanni
    Schreurs, Dominique M. M. -P.
    Caddemi, Alina
    ELECTRONICS, 2017, 6 (03):
  • [22] The BETA-MOSFET: A novel high-performance transistor
    Yoh, K
    Koizumi, R
    Hashimoto, N
    Ikeda, S
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1996, 79 (12): : 47 - 53
  • [23] Performance analysis of uniaxially strained monolayer black phosphorus and blue phosphorus n-MOSFET and p-MOSFET
    Banerjee, L.
    Mukhopadhyay, A.
    Sengupta, A.
    Rahaman, H.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (03) : 919 - 930
  • [24] Performance analysis of uniaxially strained monolayer black phosphorus and blue phosphorus n-MOSFET and p-MOSFET
    L. Banerjee
    A. Mukhopadhyay
    A. Sengupta
    H. Rahaman
    Journal of Computational Electronics, 2016, 15 : 919 - 930
  • [25] Design and simulation of a doping-less charge plasma based enhancement mode GaN MOSFET
    Sumit Verma
    Sajad A. Loan
    Abdulrahman M. Alamoud
    Journal of Computational Electronics, 2018, 17 : 256 - 264
  • [26] Design and simulation of a doping-less charge plasma based enhancement mode GaN MOSFET
    Verma, Sumit
    Loan, Sajad A.
    Alamoud, Abdulrahman M.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (01) : 256 - 264
  • [27] TWO DIMENSIONAL ANALYTICAL MODELING FOR SOI AND SON MOSFET AND THEIR PERFORMANCE COMPARISON
    Ghosh, Saptarsi
    Singh, Khomdram Jolson
    Deb, Sanjay
    Sarkar, Subir Kumar
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2011, 3 (01) : 569 - 575
  • [28] Characterization and Experimental Assessment of the Effects of Parasitic Elements on the MOSFET Switching Performance
    Wang, Jianjing
    Chung, Henry Shu-hung
    Li, River Tin-ho
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2013, 28 (01) : 573 - 590
  • [29] High performance multi-finger MOSFET on SOI for RF amplifiers
    Adhikari, M. S.
    Singh, Y.
    INDIAN JOURNAL OF PHYSICS, 2017, 91 (10) : 1211 - 1217
  • [30] Boosting the Electrical Performance of MOSFET Switches by Applying Ellipsoidal Layout Style
    Correia, Marcello Marcelino
    Gimenez, Salvador P.
    2015 30TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO), 2015,