SDODEL MOSFET for performance enhancement

被引:4
作者
Chui, KJ [1 ]
Samudra, GS
Yeo, YC
Tee, KC
Leong, KW
Tee, KM
Benistant, F
Chan, L
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Silicon Nano Device Lab, S-119260 Singapore, Singapore
[2] Chartered Semicond Mfg, S-738406 Singapore, Singapore
关键词
junction capacitance; MOSFET;
D O I
10.1109/LED.2004.843215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-energy, low-dose implant of the source/drain (S/D) doping type is introduced after the gate definition step to form doped regions beneath and separated from the source and drain regions to fabricate source/drain on depletion layer (SDODEL) transistors. Under zero bias, these doped regions are fully depleted and the resulting transistor structure is termed an SDODEL MOSFET. The fully depleted regions act electrically like insulators, as in the case of silicon-on-insulator (SOI), to reduce junction capacitance. SDODEL MOSFETs with 0.16-mum gate length are fabricated by a slightly modified CMOS process without any additional masking steps. Subthreshold slope. simulated threshold voltage V-t rolloff, and off-state leakage I-off are comparable with control devices. The junction capacitance in SDODEL MOSFETs is found to be reduced by more than 40% compared to conventional MOSFETs. Measurement of ring oscillator speeds demonstrates that SDODEL NIOSFETs enable a 15% reduction in gate delay t(d) for each inverter stage. SDODEL transistors provide a low-cost alternative to SOI for reduction of S/D junction capacitance.
引用
收藏
页码:205 / 207
页数:3
相关论文
共 50 条
  • [1] Performance Enhancement of InGaAs MOSFET using Trench Technology
    Adhikari, Manoj Singh
    Singh, Yashvir
    2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC), 2015, : 309 - 311
  • [2] Characterization of SiC MOSFET switching performance
    Zhang, Weiping
    Zhang, Liang
    Mao, Peng
    Hou, Yuehu
    2018 1ST WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA), 2018,
  • [3] Performance Enhancement of Plasmonic Sub-Terahertz Detector Based on Antenna Integrated Low-Impedance Silicon MOSFET
    Ryu, Min Woo
    Kim, Kwan Sung
    Lee, Jeong Seop
    Park, Kibog
    Yang, Jong-Ryul
    Han, Seong-Tae
    Kim, Kyung Rok
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (03) : 220 - 222
  • [4] Selectivity Enhancement of MOSFET Hydrogen Sensor With Transparent ITO Gate
    Salehi, Alireza
    Gholizadeh, Moharam
    IEEE SENSORS JOURNAL, 2011, 11 (05) : 1201 - 1205
  • [5] Impact of transport noise enhancement in scaled-down MOSFET
    Sumino, D
    Omura, Y
    SOLID-STATE ELECTRONICS, 2001, 45 (12) : 1991 - 1997
  • [6] Modeling of MOSFET parasitic capacitances, and their impact on circuit performance
    Mueller, Judith
    Thoma, Rainer
    Demircan, Ertugrul
    Bernicot, Christophe
    Juge, Andre
    SOLID-STATE ELECTRONICS, 2007, 51 (11-12) : 1485 - 1493
  • [7] Sensitivity Enhancement of MEMS Diaphragm Hydrophones Using an Integrated Ring MOSFET Transducer
    Amiri, Peyman
    Kordrostami, Zoheir
    IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2018, 65 (11) : 2121 - 2130
  • [8] Investigation of EMI-induced noise spectrum in an enhancement-type MOSFET
    Tsai, Han-Chang
    Wang, Kuo-Chang
    SOLID-STATE ELECTRONICS, 2008, 52 (08) : 1207 - 1216
  • [9] Harmonic and intermodulation performance of moderate inversion MOSFET transconductors
    Abuelma'atti, Muhammad Taher
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2012, 66 (11) : 892 - 896
  • [10] Mathematical Modelling of Drain Current Enhancement in High-k FD MOSFET
    Pandey, Aditi
    Saha, Abhirupa
    Ghosh, Koushik
    Bhattacharya, Sandip
    Sanyal, Judhaj It
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 95 - 98