Adaptive Reduction of the Frequency Search Space for Multi-Vdd Digital Circuits

被引:0
作者
Suresh, Chandra K. H. [1 ]
Yilmaz, Ender [2 ]
Ozev, Sule [2 ]
Sinanoglu, Ozgur [1 ]
机构
[1] New York Univ Abu Dhabi, Abu Dhabi, U Arab Emirates
[2] Arizona State Univ, Tempe, AZ 85287 USA
来源
DESIGN, AUTOMATION & TEST IN EUROPE | 2013年
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Increasing process variations, coupled with the need for highly adaptable circuits, bring about tough new challenges in terms of circuit testing. Circuit adaptation for process and workload variability require costly characterization/test cycles for each chip, in order to extract particular V-dd/f(max) behavior of the die under test. This paper aims at adaptively reducing the search space for f(max) at multiple levels by reusing the information previously obtained from the DUT during test-time. The proposed adaptive solution reduces the test/characterization time and costs at no area or test overhead.
引用
收藏
页码:292 / 295
页数:4
相关论文
共 27 条
  • [1] Optimal production test times through adaptive test programming
    Benner, S
    Boroffice, O
    [J]. INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 908 - 915
  • [2] Ring oscillators for CMOS process tuning and variability control
    Bhushan, M
    Gattiker, A
    Ketchen, MB
    Das, KK
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2006, 19 (01) : 10 - 18
  • [3] Borkar S, 2003, DES AUT CON, P338
  • [4] Extension of Wirtinger's Calculus to Reproducing Kernel Hilbert Spaces and the Complex Kernel LMS
    Bouboulis, Pantelis
    Theodoridis, Sergios
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2011, 59 (03) : 964 - 978
  • [5] Brand KA, 2004, INT TEST CONF P, P1128
  • [6] Chen Janine, 2010, 2010 28th VLSI Test Symposium (VTS 2010), P99, DOI 10.1109/VTS.2010.5469604
  • [7] Speed binning with path delay test in 150-nm technology
    Cory, BD
    Kapur, R
    Underwood, B
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (05): : 41 - 45
  • [8] Neighbor selection for variance reduction in IDDQ and other parametric data
    Daasch, WR
    Cota, K
    McNames, J
    Madge, R
    [J]. INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 92 - 100
  • [9] Variance reduction using wafer patterns in IddQ data
    Daasch, WR
    McNames, J
    Bockelman, D
    Cota, K
    Madge, R
    [J]. INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 189 - 198
  • [10] Datta A., 2008, IEEE T VERY LARGE SC, V16, P10