A new look at reversible logic implementation of decimal adder

被引:0
作者
James, Rekha K. [1 ]
Shahana, T. K. [1 ]
Jacob, K. Poulose [1 ]
Sasi, Sreela [2 ]
机构
[1] Cochin Univ Sci & Technol, Kochi, Kerala, India
[2] Gannon Univ, Erie, PA 16501 USA
来源
2007 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS | 2007年
关键词
BCD adder; decimal arithmetic; reversible logic; garbage output;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversibility plays a fundamental role when computations with minimal energy dissipation are considered. In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, quantum computing and nanotechnology. This research proposes a new implementation of Binary Coded Decimal (BCD) adder in reversible logic. The design reduces the number of gates and garbage outputs compared to the existing BCD adder reversible logic implementations. So, this design gives rise to an implementation with a reduced area and delay.
引用
收藏
页码:121 / +
页数:2
相关论文
共 50 条
  • [41] A new reversible logic gate and its applications
    Vasudevan, DP
    Lala, PK
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 480 - 484
  • [42] Novel designs for fault tolerant reversible binary coded decimal adders
    Zhou, Ri-Gui
    Li, Yan-Cheng
    Zhang, Man-Qun
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (10) : 1336 - 1356
  • [43] DA-Based Efficient Testable FIR Filter Implementation on FPGA Using Reversible Logic
    Amita Nandal
    T. Vigneswaran
    Ashwani K. Rana
    Circuits, Systems, and Signal Processing, 2014, 33 : 863 - 884
  • [44] DA-Based Efficient Testable FIR Filter Implementation on FPGA Using Reversible Logic
    Nandal, Amita
    Vigneswaran, T.
    Rana, Ashwani K.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (03) : 863 - 884
  • [45] Design of Compact Reversible Online Testable Ripple Carry Adder
    Bose, Avishek
    Babu, Hafiz Md. Hasan
    Gupta, Shalini
    2015 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE), 2015, : 556 - 560
  • [46] Novel Quaternary Quantum Reversible Half Adder and Full Adder Circuits
    Doshanlou, Abdollah Norouzi
    Haghparast, Majid
    Hosseinzadeh, Mehdi
    IETE JOURNAL OF RESEARCH, 2022, 68 (02) : 1525 - 1531
  • [47] Optimized parity preserving quantum reversible full adder/subtractor
    Haghparast, Majid
    Bolhassani, Ali
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2016, 14 (03)
  • [48] Quaternary Quantum/Reversible Half-Adder, Full-Adder, Parallel Adder and Parallel Adder/Subtractor Circuits
    Asma Taheri Monfared
    Majid Haghparast
    Kamalika Datta
    International Journal of Theoretical Physics, 2019, 58 : 2184 - 2199
  • [49] Quaternary Quantum/Reversible Half-Adder, Full-Adder, Parallel Adder and Parallel Adder/Subtractor Circuits
    Monfared, Asma Taheri
    Haghparast, Majid
    Datta, Kamalika
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (07) : 2184 - 2199
  • [50] Transistor realization of reversible TSG gate and reversible adder architectures
    Thapliyal, Himanshu
    Vinod, A. P.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 418 - +