A new look at reversible logic implementation of decimal adder

被引:0
作者
James, Rekha K. [1 ]
Shahana, T. K. [1 ]
Jacob, K. Poulose [1 ]
Sasi, Sreela [2 ]
机构
[1] Cochin Univ Sci & Technol, Kochi, Kerala, India
[2] Gannon Univ, Erie, PA 16501 USA
来源
2007 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS | 2007年
关键词
BCD adder; decimal arithmetic; reversible logic; garbage output;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversibility plays a fundamental role when computations with minimal energy dissipation are considered. In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, quantum computing and nanotechnology. This research proposes a new implementation of Binary Coded Decimal (BCD) adder in reversible logic. The design reduces the number of gates and garbage outputs compared to the existing BCD adder reversible logic implementations. So, this design gives rise to an implementation with a reduced area and delay.
引用
收藏
页码:121 / +
页数:2
相关论文
共 50 条
  • [21] Implementation of FIR filter using reversible modified carry select adder
    Sekar, R. Arun
    Sasipriya, S.
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2019, 31 (14)
  • [22] Field Programmable Gate Array Implementation of Reversible Binary Coded Decimal Multiplier
    Devi, S. Sharmila
    Bhanumathi, V.
    Aruna, T. Abiseha
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2024, 19 (10) : 1053 - 1062
  • [23] Design and Development of SS Reversible Logic Gate and it's Application as Adder & Subtractor
    Kolay, Snigdha Chowdhury
    Chattopadhyay, Subrata
    Bandyopadhyay, Mandakinee
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT-2020), 2020, : 977 - 981
  • [24] Performance analysis of reversible fast decimal adders
    James, Rekha K.
    Shahana, T. K.
    Jacob, K. Poulose
    Sasi, Sreela
    WCECS 2007: WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, 2007, : 234 - +
  • [25] Implementation of MAC Unit Using Reversible Logic
    Dhanabal, R.
    Bharathi, V.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SOFT COMPUTING SYSTEMS, ICSCS 2015, VOL 1, 2016, 397 : 343 - 350
  • [26] A Decimal/Binary Multi-operand Adder using a Fast Binary to Decimal Converter
    Varma, Ch. Santosh
    Ahmed, Syed Ershad
    Srinivas, M. B.
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 365 - 368
  • [27] Design and Implementation of Reversible Logic Based Ternary Content Addressable Memory
    Santhi, C.
    Babu, Moparthy Gurunadha
    SMART INTELLIGENT COMPUTING AND APPLICATIONS, VOL 2, 2020, 160 : 405 - 413
  • [28] Design of a Compact Reversible Carry Look-Ahead Adder Using Dynamic Programming
    Lisa, Nusrat Jahan
    Babu, Hafiz Md. Hasan
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 238 - 243
  • [29] EFFICIENT VEDIC SIGNED DIGIT DECIMAL ADDER.
    Sreelakshmi, G.
    Ahmed, Mohammed Salman
    Fatima, Kaleem
    Madhavi, B. K.
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 212 - 218
  • [30] Fault-tolerant quantum reversible full adder/subtractor: Design and implementation
    Mirizadeh, Seyyed Mohammad Amir
    Asghari, Parvaneh
    OPTIK, 2022, 253