A new look at reversible logic implementation of decimal adder

被引:0
作者
James, Rekha K. [1 ]
Shahana, T. K. [1 ]
Jacob, K. Poulose [1 ]
Sasi, Sreela [2 ]
机构
[1] Cochin Univ Sci & Technol, Kochi, Kerala, India
[2] Gannon Univ, Erie, PA 16501 USA
来源
2007 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS | 2007年
关键词
BCD adder; decimal arithmetic; reversible logic; garbage output;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversibility plays a fundamental role when computations with minimal energy dissipation are considered. In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, quantum computing and nanotechnology. This research proposes a new implementation of Binary Coded Decimal (BCD) adder in reversible logic. The design reduces the number of gates and garbage outputs compared to the existing BCD adder reversible logic implementations. So, this design gives rise to an implementation with a reduced area and delay.
引用
收藏
页码:121 / +
页数:2
相关论文
共 50 条
  • [1] Optimized Carry Look-Ahead BCD Adder Using Reversible Logic
    Tiwari, Kanchan
    Khopade, Amar
    Jadhav, Pankaj
    TECHNOLOGY SYSTEMS AND MANAGEMENT, 2011, 145 : 260 - 265
  • [2] A Carry Look-ahead Adder Designed by Reversible Logic
    Wang, Junchao
    Choi, Ken
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 216 - 217
  • [3] Design of a compact reversible binary coded decimal adder circuit
    Babu, HMH
    Chowdhury, AR
    JOURNAL OF SYSTEMS ARCHITECTURE, 2006, 52 (05) : 272 - 282
  • [4] Design of Compact Reversible Decimal Adder using RPS Gates
    James, Rekha K.
    Jacob, K. Poulose
    Sasi, Sreela
    PROCEEDINGS OF THE 2012 WORLD CONGRESS ON INFORMATION AND COMMUNICATION TECHNOLOGIES, 2012, : 344 - 349
  • [5] Reversible Logic Gate Implementation as Switch Controlled Reversible Full Adder/Subtractor
    Gopal, Lenin
    Chowdhury, Adib Kabir
    Gopalai, Alpha Agape
    Singh, Ashutosh Kumar
    Madon, Bakri
    2014 IEEE INTERNATIONAL CONFERENCE ON CONTROL SYSTEM COMPUTING AND ENGINEERING, 2014,
  • [6] Towards quantum reversible ternary coded decimal adder
    Majid Haghparast
    Robert Wille
    Asma Taheri Monfared
    Quantum Information Processing, 2017, 16
  • [7] Towards quantum reversible ternary coded decimal adder
    Haghparast, Majid
    Wille, Robert
    Monfared, Asma Taheri
    QUANTUM INFORMATION PROCESSING, 2017, 16 (11)
  • [8] Designing novel reversible BCD adder and parallel adder/subtraction using new reversible logic gates
    Zhou, Rigui
    Zhang, Manqun
    Wu, Qian
    Shi, Yang
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (10) : 1395 - 1414
  • [9] Design and Implementation of High-Speed Carry Look-Ahead Decimal Adder (CLDA) Using CMOS Technology
    Al Share, Abdelsalam
    Al-Khaleel, Osama
    Zghoul, Fadi Nessir
    Al-Khaleel, Mohammad
    Papachristou, Chris
    IEEE ACCESS, 2025, 13 : 29361 - 29374
  • [10] A Comparative Study on the Implementation of Reversible Binary Coded Decimal (BCD) Adder Performance on Field Programmable Gate Array (FPGA)
    Tham, Nyap Tet Clement
    Gopalai, Alpha Agape
    Gopal, Lenin
    Singh, Ashutosh K.
    2014 IEEE INTERNATIONAL CONFERENCE ON CONTROL SYSTEM COMPUTING AND ENGINEERING, 2014, : 399 - 404