FPGA-BASED DESIGN AND IMPLEMENTATION OF THE 3GPP-LTE PHYSICAL LAYER USING PARAMETERIZED SYNCHRONOUS DATAFLOW TECHNIQUES

被引:2
作者
Kee, Hojin [1 ]
Bhattacharyya, Shuvra S. [1 ]
Wong, Ian [2 ]
Rao, Yong [2 ]
机构
[1] Univ Maryland, Dept Elect & Comp Engn, College Pk, MD 20742 USA
[2] Natl Instruments Corp, Austin, TX 78759 USA
来源
2010 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING | 2010年
关键词
FPGA implementation; Dataflow modeling; 4G Communication systems; LTE; GRAPHS;
D O I
10.1109/ICASSP.2010.5495504
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
Synchronous dataflow (SDF) is an ubiquitous dataflow model of computation that has been studied extensively for efficient simulation and software synthesis of DSP applications. In recent years, parameterized SDF (PSDF) has evolved as a useful framework for modeling SDF graphs in which arbitrary parameters can be changed dynamically. However, the potential to enable efficient hardware synthesis has been treated relatively sparsely in the literature for SDF and even more so for the newer, more general PSDF model. This paper investigates efficient FPGA-based design and implementation of the physical layer for 3GPP-Long Term Evolution (LTE), a next generation cellular standard. To capture the SDF behavior of the functional core of LTE along with higher level dynamics in the standard, we use a novel PSDF-based FPGA architecture framework. We implement our PSDF-based, LTE design framework using National Instrument's LabVIEW FPGA, a recently-introduced commercial platform for reconfigurable hardware implementation. We show that our framework can effectively model the dynamics of the LTE protocol, while also providing a synthesis framework for efficient FPGA implementation.
引用
收藏
页码:1510 / 1513
页数:4
相关论文
共 8 条
  • [1] [Anonymous], MOB BROADB EV 3GPP R
  • [2] Parameterized dataflow modeling for DSP systems
    Bhattacharya, B
    Bhattacharyya, SS
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2001, 49 (10) : 2408 - 2421
  • [3] Efficient building block based RTL code generation from synchronous data flow graphs
    Horstmannshoff, J
    Meyr, H
    [J]. 37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 552 - 555
  • [4] Efficient simulation of critical synchronous dataflow graphs
    Hsu, Chia-Jui
    Ramasubbu, Suren
    Ko, Ming-Yung
    Pino, Jose Luis
    Bhattacharyya, Shuvra S.
    [J]. 43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 893 - +
  • [5] LEE EA, 1987, IEEE T COMPUTERS FEB
  • [6] ROBBINS CB, 2002, AUTOCODING TOOLSET S
  • [7] Sriram Sundararajan., 2009, EMBEDDED MULTIPROCES
  • [8] WIGGERS M, 2007, P IEEE REAL TIM EMB