A Novel Fan-Out Concept for Ultra-High Chip-to-Chip Interconnect Density with 20-μm Pitch

被引:20
|
作者
Podpod, A. [1 ]
Slabbekoorn, J. [1 ]
Phommahaxay, A. [1 ]
Duval, F. [1 ]
Salahouedlhadj, A. [1 ]
Gonzalez, M. [1 ]
Rebibis, K. [1 ]
Miller, R. A. [1 ]
Beyer, G. [1 ]
Beyne, E. [1 ]
机构
[1] Interuniv Microelect Ctr IMEC, Leuven, Belgium
关键词
component; Fan-Out; Wafer Level Package; Heterogenous Integration; Flip-Chip; warpage; die shift; wafer molding; ultra high density;
D O I
10.1109/ECTC.2018.00063
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rapid growth of data bandwidth required between logic and memory chips for next generation device nodes is progressively pushing low I/O count serial busses to their limits. To further satisfy this increasing need for high data rates, wider I/O count busses are now being developed and established. Over the past years, various Fan-Out Wafer-Level-Packaging (FOWLP) approaches have been developed to answer the needs mentioned above and the increasingly demanding function integration on package. Imec has been working on a novel 300mm Fan-Out Wafer-Level-Packaging concept that enables 20 mu m pitch interconnect density. Results from experiments demonstrates wafer bow below 500 mu m after molding on silicon substrate with ultra-low die shift with maximum die to carrier mismatch below 10 mu m on full 300mm wafers. Further warpage and die shift evolution are expected depending on the process steps the wafers must go through and will be further discussed.
引用
收藏
页码:370 / 378
页数:9
相关论文
共 50 条
  • [21] Novel Design of an Ultra Compact Software Defined Radio System with High-density Fan-out SiP Technology
    Chen, Daijiong
    Wang, Shuangfu
    Wei, Qifu
    Huang, Huixiang
    PROCEEDINGS OF 2023 7TH INTERNATIONAL CONFERENCE ON ELECTRONIC INFORMATION TECHNOLOGY AND COMPUTER ENGINEERING, EITCE 2023, 2023, : 1183 - 1191
  • [22] Ultra High Density IO Fan-Out Design Optimization with Signal Integrity and Power Integrity
    Chang, Keng Tuan
    Huang, Chih-Yi
    Kuo, Hung-Chun
    Jhong, Ming-Fong
    Hsieh, Tsun-Lung
    Hung, Mi-Chun
    Wang, Chen-Chao
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 41 - 46
  • [23] A refractive free-space microoptical 4 x 4 interconnect on chip level with optical fan-out fabricated by the LIGA technique
    Voigt, S
    Kufner, S
    Kufner, M
    Frese, I
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2002, 14 (10) : 1484 - 1486
  • [24] Ultra-high density protein spots achieved by on chip digitalized protein synthesis
    Kim, Soo Hyeon
    Yoshizawa, Satoko
    Takeuchi, Shoji
    Fujii, Teruo
    Fourmy, Dominique
    ANALYST, 2013, 138 (16) : 4663 - 4669
  • [25] Three dimensional architectures of ultra-high density semiconducting nanowires deposited on chip
    Ryan, KM
    Erts, D
    Olin, H
    Morris, MA
    Holmes, JD
    JOURNAL OF THE AMERICAN CHEMICAL SOCIETY, 2003, 125 (20) : 6284 - 6288
  • [26] Electrical performance of high density 10 μm diameter 20 μm pitch Cu-pillar with chip to wafer assembly
    Garnier, A.
    Arnaud, L.
    Franiatte, R.
    Toffoli, A.
    Moreau, S.
    Bana, F.
    Cheramy, S.
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 999 - 1007
  • [27] A novel ultra-high speed signal capture based on a single FPGA chip
    Tsai, GR
    Lin, MC
    Hsieh, JW
    Lin, YC
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 261 - 263
  • [28] A Novel Chip Placement Technlogy for Fan-Out WLP using Self-Assembly Technique with Porous Chuck Table
    Yamada, Tadatomo
    Takano, Ken
    Menjo, Toshiaki
    Takyu, Shinya
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1088 - 1094
  • [29] A novel multi-chip stacking technology development using a flip-chip embedded interposer carrier integrated in fan-out wafer-level packaging
    Lin, Yu-Min
    Chiu, Wei-Lan
    Chen, Chao-Jung
    Ding, Hsiang-En
    Lee, Ou-Hsiang
    Lin, Ang-Ying
    Cheng, Ren-Shin
    Wu, Sheng-Tsai
    Chang, Tao-Chih
    Chang, Hsiang-Hung
    Lo, Wei-Chung
    Lee, Chia-Hsin
    See, Jennifer
    Huang, Baron
    Liu, Xiao
    Hsiang, Te Pei
    Lee, Chang-Chun
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1076 - 1081
  • [30] Dielectric Waveguide Based Multi-Mode sub-THz Interconnect Channel for High Data-Rate High Bandwidth-Density Planar Chip-to-Chip Communications
    Yu, Bo
    Ye, Yu
    Ding, Xuan
    Liu, Yuhao
    Liu, Xiaoguang
    Gu, Qun Jane
    2017 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2017, : 1750 - 1752