Reduction of parasitic capacitance in vertical MOSFETs by spacer local oxidation

被引:26
作者
Kunz, VD [1 ]
Uchino, T
de Groot, CH
Ashburn, P
Donaghy, DC
Hall, S
Wang, Y
Hemment, PLF
机构
[1] Univ Southampton, Dept Elect & Comp Sci, Southampton SO17 1BJ, Hants, England
[2] Univ Liverpool, Dept Elect Engn & Elect, Liverpool L69 3BX, Merseyside, England
[3] Univ Surrey, Sch Elect & Comp Math, Guildford GU2 7XH, Surrey, England
基金
英国工程与自然科学研究理事会;
关键词
LOCOS oxidation; parasitic capacitance; surround-gate; vertical MOSFETs;
D O I
10.1109/TED.2003.813334
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Application of double gate or surround-gate vertical metal oxide semiconductor field effect transistors (MOSFETs) is hindered by the parasitic overlap capacitance associated with their layout, which is considerably larger than for a lateral MOSFET on the same technology node. A simple self-aligned process has been developed to reduce the parasitic overlap capacitance in vertical MOSFETs using nitride spacers on the sidewalls of the trench or pillar and a local oxidation. This will result in an oxide layer on all exposed planar surfaces, but no oxide layer on the protected vertical channel area of the pillar. The encroachment of the oxide on the side of the pillar is studied by transmission electron microscopy (TEM) which is used to calibrate the nitride viscosity in the process simulations. Surround gate vertical transistors incorporating the spacer oxidation have been fabricated, and these transistors show the integrity of the process and excellent subthreshold slope and drive current. The reduction in intrinsic capacitance is calculated to be a factor of three. Pillar capacitors with a more advanced process have been fabricated and the total measured capacitance is reduced by a factor of five compared with structures without the spacer oxidation. Device simulations confirm the measured reduction in capacitance.
引用
收藏
页码:1487 / 1493
页数:7
相关论文
共 18 条
  • [1] Scaling theory for cylindrical, fully-depleted, surrounding-gate MOSFET's
    Auth, CP
    Plummer, JD
    [J]. IEEE ELECTRON DEVICE LETTERS, 1997, 18 (02) : 74 - 76
  • [2] Nanoscale CMOS spacer FinFET for the terabit era
    Choi, YK
    King, TJ
    Hu, CM
    [J]. IEEE ELECTRON DEVICE LETTERS, 2002, 23 (01) : 25 - 27
  • [3] The vertical heterojunction MOSFET
    De Meyer, K
    Caymax, M
    Collaert, N
    Loo, R
    Verheyen, P
    [J]. THIN SOLID FILMS, 1998, 336 (1-2) : 299 - 305
  • [4] Donaghy D., 2002, ESSDERC 2002. Proceedings of the 32nd European Solid-State Device Research Conference, P499
  • [5] FERREIRA P, 1994, P ESSDERC 94, P259
  • [6] Vertical n-channel MOSFETs for extremely high density memories: The impact of interface orientation on device performance
    Goebel, B
    Schumann, D
    Bertagnolli, E
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (05) : 897 - 906
  • [7] Hergenrother J. M., 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P75, DOI 10.1109/IEDM.1999.823850
  • [8] STRESS-RELATED PROBLEMS IN SILICON TECHNOLOGY
    HU, SM
    [J]. JOURNAL OF APPLIED PHYSICS, 1991, 70 (06) : R53 - R80
  • [9] JURCZAK M, 1998, P 28 EUR SOL STAT DE, P172
  • [10] A high-performance five-channel NMOSFET using selective epitaxial growth and lateral solid phase epitaxy
    Kumar, M
    Liu, HT
    Sin, JKO
    [J]. IEEE ELECTRON DEVICE LETTERS, 2002, 23 (05) : 261 - 263