Fully Utilized and Low Design Effort Architecture for H.264/AVC Intra Predictor Generation

被引:0
作者
Huang, Yiqing [1 ]
Liu, Qin [1 ]
Ikenaga, Takeshi [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Tokyo, Japan
来源
ADVANCES IN MULTIMEDIA MODELING, PROCEEDINGS | 2010年 / 5916卷
关键词
Infra Prediction; H.264/AVC; Hardware Architecture; DECISION ALGORITHM;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Fully exploiting the spatial feature of image makes H.264/AVC standard superior in intra prediction part. However, when hardware is considered, full support of all intra modes will cause high design effort, especially for large image size. In this paper, we propose a low design effort solution for intra predictor generation, which is the most significant part in intra engine. Firstly, one parallel processing flow is given out, which achieves 37.5% reduction of processing time. Secondly, a fully utilized predictor generation architecture is given out, which saves 77.5% cycles of original one. With 30.11k gates at 200MHz, our design can support full-mode intra prediction for real-time processing of 4k x 2k@60fps.
引用
收藏
页码:737 / 742
页数:6
相关论文
共 17 条
  • [1] High-Parallel Architecture for H.264/AVC Intra Prediction Implemented via VLSI
    Guo, Jiefeng
    Yang, Zhixin
    Zheng, Jianwei
    Li, Xiaochao
    Guo, Donghui
    2013 IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2013,
  • [2] A performance optimized architecture of deblocking filter in H.264/AVC
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04) : 1038 - 1043
  • [3] Highly Parallel and Fully Reused H.264/AVC High Profile Intra Predictor Generation Engine for Super Hi-Vision 4kx4k@60 fps
    Huang, Yiqing
    Jin, Xiaocong
    Zhou, Jin
    Su, Jia
    Ikenaga, Takeshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (04): : 428 - 438
  • [4] A 530 Mpixels/s Intra Prediction Architecture for Ultra High Definition H.264/AVC Encoder
    He, Gang
    Zhou, Dajiang
    Zhou, Jinjia
    Zhang, Tianruo
    Goto, Satoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (04) : 419 - 427
  • [5] SATD Cost Research on Intra Mode Predictions for H.264/AVC
    Ye, Peng
    2012 INTERNATIONAL CONFERENCE ON INDUSTRIAL CONTROL AND ELECTRONICS ENGINEERING (ICICEE), 2012, : 411 - 413
  • [6] A 1991 MPIXELS/S INTRA PREDICTION ARCHITECTURE FOR SUPER HI-VISION H.264/AVC ENCODER
    He, Gang
    Zhou, Dajiang
    Zhou, Jinjia
    Goto, Satoshi
    2012 PROCEEDINGS OF THE 20TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2012, : 1054 - 1058
  • [7] Hardware architecture for fast motion estimation in H.264/AVC video coding
    Byeon, Myung-Suk
    Shin, Yil-Mi
    Cho, Yong-Beom
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (06) : 1744 - 1745
  • [8] Fast Mode Selection with Sub-Sampled Based Block Matching Algorithm and Architecture Design for H.264/AVC Fast Intra Prediction
    Chang, Chia-Wei
    Miao, Chen-Hsien
    Fan, Chih-Peng
    2012 5TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), 2012, : 24 - 28
  • [9] A Low-Area and High-Throughput Intra Prediction Architecture for a Multi-Standard HEVC and H.264/AVC Video Encoder
    Correa, Marcel
    Porto, Marcelo
    Zatt, Bruno
    Agostini, Luciano
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,
  • [10] High-Performance H.264/AVC Intra-Prediction Architecture for Ultra High Definition Video Applications
    He, Gang
    Zhou, Dajiang
    Fei, Wei
    Chen, Zhixiang
    Zhou, Jinjia
    Goto, Satoshi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (01) : 76 - 89