Low power dynamic circuit for power efficient bit lines

被引:15
作者
Asyaei, Mohammad [1 ]
Ebrahimi, Emad [2 ]
机构
[1] Damghan Univ, Sch Engn, Damghan 3671641167, Iran
[2] Shahrood Univ Technol, Dept Elect Engn, Shahrood, Iran
关键词
Dynamic logic; Wide fan-in gates; Noise immunity; Bit lines; FAN-IN GATES; REGISTER FILE; DOMINO CIRCUIT; LEAKAGE; DESIGN; KEEPER;
D O I
10.1016/j.aeue.2017.08.048
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a low power dynamic circuit is presented to reduce the power consumption of bit lines in multi-port memories. Using the proposed circuit, the voltage swing of the pull-down network is lowered to reduce the power consumption of wide fan-in gates employed in memory's bit lines. Wide fan-in OR gates are designed and simulated using the proposed dynamic circuit in 90 nm CMOS technology. Simulation results show at least 40% reduction of power consumption and 1.2X noise immunity improvement compared to the conventional dynamic circuits at the same delay. Exploiting the proposed dynamic circuit, wide fan-in multiplexers are also designed. The multiplexers are simulated using a 90 nm CMOS model in all process corners. The results show 41% power reduction and 27% speed improvement for the proposed 128-input multiplexer in comparison with the conventional multiplexer at the same noise immunity. (C) 2017 Elsevier GmbH. All rights reserved.
引用
收藏
页码:204 / 212
页数:9
相关论文
共 18 条