All WSe2 1T1R resistive RAM cell for future monolithic 3D embedded memory integration

被引:161
作者
Sivan, Maheswari [1 ]
Li, Yida [1 ]
Veluri, Hasita [1 ]
Zhao, Yunshan [1 ]
Tang, Baoshan [1 ]
Wang, Xinghua [1 ]
Zamburg, Evgeny [1 ]
Leong, Jin Feng [1 ]
Niu, Jessie Xuhua [1 ]
Chand, Umesh [1 ]
Thean, Aaron Voon-Yew [1 ]
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, 4 Engn Dr 3, Singapore 117583, Singapore
基金
新加坡国家研究基金会;
关键词
FIELD-EFFECT TRANSISTORS; HIGH-PERFORMANCE WSE2; CONTACTS; MOS2; GATE; RRAM; DEVICE; OXIDES; TECHNOLOGY; NANOSHEETS;
D O I
10.1038/s41467-019-13176-4
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
3D monolithic integration of logic and memory has been the most sought after solution to surpass the Von Neumann bottleneck, for which a low-temperature processed material system becomes inevitable. Two-dimensional materials, with their excellent electrical properties and low thermal budget are potential candidates. Here, we demonstrate a low-temperature hybrid co-integration of one-transistor-one-resistor memory cell, comprising a surface functionalized 2D WSe2 p-FET, with a solution-processed WSe2 Resistive Random Access Memory. The employed plasma oxidation technique results in a low Schottky barrier height of 25 meV with a mobility of 230 cm(2) V-1 s(-1), leading to a 100x performance enhanced WSe2 p-FET, while the defective WSe 2 Resistive Random Access Memory exhibits a switching energy of 2.6 pJ per bit. Furthermore, guided by our device-circuit modelling, we propose vertically stacked channel FETs for high-density sub-0.01 mu m(2) memory cells, offering a new beyond-Si solution to enable 3-D embedded memories for future computing systems.
引用
收藏
页数:12
相关论文
共 69 条
[1]   Two-dimensional flexible nanoelectronics [J].
Akinwande, Deji ;
Petrone, Nicholas ;
Hone, James .
NATURE COMMUNICATIONS, 2014, 5
[2]  
Barraud S., 2017, 2017 IEEE INT EL DEV, P22
[3]  
Batude P, 2014, IEEE INT INTERC TECH, P373, DOI 10.1109/IITC.2014.6831837
[4]  
Batude P, 2017, 2017 IEEE INT EL DEV, P1
[5]  
Bessonov AA, 2015, NAT MATER, V14, P199, DOI [10.1038/NMAT4135, 10.1038/nmat4135]
[6]   Realization of Minimum and Maximum Gate Function in Ta2O5-based Memristive Devices [J].
Breuer, Thomas ;
Nielen, Lutz ;
Roesgen, Bernd ;
Waser, Rainer ;
Rana, Vikas ;
Linn, Eike .
SCIENTIFIC REPORTS, 2016, 6
[7]   2D Semiconductor FETs-Projections and Design for Sub-10 nm VLSI [J].
Cao, Wei ;
Kang, Jiahao ;
Sarkar, Deblina ;
Liu, Wei ;
Banerjee, Kaustav .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (11) :3459-3469
[8]   Laser-Thinning of MoS2: On Demand Generation of a Single-Layer Semiconductor [J].
Castellanos-Gomez, A. ;
Barkelid, M. ;
Goossens, A. M. ;
Calado, V. E. ;
van der Zant, H. S. J. ;
Steele, G. A. .
NANO LETTERS, 2012, 12 (06) :3187-3192
[9]   Isolation and characterization of few-layer black phosphorus [J].
Castellanos-Gomez, Andres ;
Vicarelli, Leonardo ;
Prada, Elsa ;
Island, Joshua O. ;
Narasimha-Acharya, K. L. ;
Blanter, Sofya I. ;
Groenendijk, Dirk J. ;
Buscema, Michele ;
Steele, Gary A. ;
Alvarez, J. V. ;
Zandbergen, Henny W. ;
Palacios, J. J. ;
van der Zant, Herre S. J. .
2D MATERIALS, 2014, 1 (02)
[10]  
Chauhan YS, 2013, MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, P23