An accurate jitter estimation technique for efficient high speed I/O testing

被引:11
|
作者
Hong, Dongwoo [1 ]
Cheng, Kwang. -Ting Tim [1 ]
机构
[1] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
来源
PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM | 2007年
关键词
D O I
10.1109/ATS.2007.77
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a technique for estimating total jitter that, along with a loopback-based margining test, can be applied to test high speed serial interfaces. We first present the limitations of the existing estimation method, which is based on the dual-Dirac model. The accuracy of the existing method is extremely sensitive to the choice of the fitting region and the ratio of deterministic jitter to random jitter. Then, we propose a high-order polynomial fitting technique and demonstrate its value for a more efficient and accurate total jitter estimation at a very low Bit-Error-Rate level. The estimation accuracy is also analyzed with respect to different numbers of measurement points for fitting. This analysis shows that only a very small number (i.e., 4) of measurement points is needed for achieving accurate estimation.
引用
收藏
页码:224 / 229
页数:6
相关论文
共 50 条
  • [1] Accurate Bit-Error-Rate Estimation for Efficient High Speed I/O Testing
    Hong, Dongwoo
    Cheng, Kwang-Ting
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1572 - 1575
  • [2] STUDY OF JITTER GENERATORS FOR HIGH-SPEED I/O INTERFACE JITTER TOLERANCE TESTING
    Ozawa, Yuki
    Arafune, Takuya
    Tsukiji, Nobukazu
    Kobayashi, Haruo
    Shiota, Ryoji
    2017 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2017), 2017, : 468 - 473
  • [3] AN ACCURATE AND EFFICIENT LINK ANALYSIS METHODOLOGY FOR HIGH SPEED I/O DESIGN
    Mazumder, Mohiuddin
    Jaussi, James
    Iyer, Sitaraman
    Spagna, Fulvio
    Wu, Zuoguo
    Lee, Beomtaek
    Kumar, Arvind
    PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 653 - +
  • [4] A Jitter Cancellation Circuit for High Speed I/O Interfaces
    Deka, Anupjyoti
    Nagarajan, Mahalingam
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 157 - 162
  • [5] System Level Jitter Characterization of High Speed I/O Systems
    Oh, Dan
    2012 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2012, : 173 - 178
  • [6] Embedded jitter measurement of high-speed I/O signals
    Wang, Xueqing
    Eisenstadt, William R.
    Fox, Robert M.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 153 - 156
  • [7] Accurate Jitter Decomposition in High-Speed Links
    Duan, Yan
    Chen, Degang
    2017 IEEE 35TH VLSI TEST SYMPOSIUM (VTS), 2017,
  • [8] A Novel Characterization Technique for High Speed I/O Mixed Signal Circuit Components Using Random Jitter Injection
    Chun, Ji Hwan
    Lee, Jae Wook
    Abraham, Jacob A.
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 308 - +
  • [9] Distributed PDN Modeling Approach for Accurate Jitter Estimation in High-Speed NAND Flash Memory
    Mobin, Sayed
    Balachander, Pranav
    Sharma, Asha
    Ramachandra, Venkatesh
    2022 IEEE 31ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2022), 2022,
  • [10] Bit error rate estimation for improving jitter testing of high-speed serial links
    Hong, Dongwoo
    Cheng, Kwang-Ting
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 294 - +