Compatible FPGA implementation of Capacitor Voltage Balance Control for Half-bridge and Full-bridge Modular Multilevel Converter

被引:0
作者
Li, Wei [1 ]
机构
[1] OPAL RT Technol Inc, Montreal, PQ, Canada
来源
IECON 2015 - 41ST ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY | 2015年
关键词
FPGA; HVDC converters; Multilevel systems; Power system simulation; Real time systems; PERFORMANCE;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Industrial modular multilevel converter (MMC) controllers usually implement the sub-module (SM) capacitor voltage balance control (VBC) in field-programmable gate array (FPGA) boards. Conventional VBC methods need to sort out the capacitor voltages, where the sorting algorithm would become too complex to be accommodated in FPGA if the SM number is large. A sorting-less VBC optimized for FPGA implementation is proposed and validated for half-bridge MMC in previous works. This paper continues the work and proposes a compatible VBC FPGA implementation for both half-bridge and full-bridge topologies. The proposed VBC is implemented in an FPGA based real time simulator and investigated in a full-bridge MMC STATCOM test system. The VBC for large MMC (1024 SM per valve) can be implemented in one Virtex 7 FGPA board with an execution cycle time of 250 nanoseconds. The performance is validated in steady states, transients, and fault conditions.
引用
收藏
页码:304 / 309
页数:6
相关论文
共 21 条
  • [21] Zero-Sequence Voltage Injection for DC Capacitor Voltage Balancing Control of the Star-Connected Cascaded H-Bridge PWM Converter Under Unbalanced Grid
    Chen, Hsin-Chih
    Wu, Ping-Heng
    Lee, Chia-Tse
    Wang, Ching-Wei
    Yang, Ching-Hsiang
    Cheng, Po-Tai
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2015, 51 (06) : 4584 - 4594