A Resource-Efficient Communication Architecture for Chip Multiprocessors on FPGAs

被引:3
|
作者
Wang, Xiaofang [1 ]
Thota, Swetha [1 ]
机构
[1] Villanova Univ, Dept Elect & Comp Engn, Villanova, PA 19085 USA
关键词
chip multiprocessors; FPGA; network on chip; mesh topology; resource efficient;
D O I
10.1007/s11390-011-1145-4
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Significant advances in field-programmable gate arrays (FPGAs) have made it viable to explore innovative multiprocessor solutions on a single FPGA chip. For multiprocessors, an efficient communication network that matches the needs of the target application is always critical to the overall performance. Wormhole packet-switching network-on-chip (NoC) solutions are replacing conventional shared buses to deal with scalability and complexity challenges coming along with the increasing number of processing elements (PEs). However, the quest for high performance networks has led to very complex and resource-expensive NoC designs, leaving little room for the real computing force, i.e., PEs. Moreover, many techniques offer very small performance gains or none at all when network traffic is light while increasing the resource usage of routers. We argue that computation is still the primary task of multiprocessors and sufficient resources should be reserved for PEs. This paper presents our novel design and implementation of a resource-efficient communication network for multiprocessors on FPGAs. We reduce not only the required number of routers for a given number of PEs by introducing a new PE-router topology, but also the resource requirement of each router. Our communication network relies on the NEWS channels to transfer packets in a pipelined fashion following the path determined by the routing network. The implementation results on various Xilinx FPGAs show good performance in the typical range of network load for multiprocessor applications.
引用
收藏
页码:434 / 447
页数:14
相关论文
共 50 条
  • [21] Resource-Efficient Regular Expression Matching Architecture for Text Analytics
    Atasu, Kubilay
    PROCEEDINGS OF THE 2014 IEEE 25TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2014), 2014, : 1 - 8
  • [22] RECON: Resource-efficient CORDIC-based neuron architecture
    Raut G.
    Rai S.
    Vishvakarma S.K.
    Kumar A.
    IEEE Open Journal of Circuits and Systems, 2021, 2 : 170 - 181
  • [23] Resource-efficient acquisition architecture for BOC-modulated signals
    Lei, Dengyun
    Lu, Weijun
    Yu, Dunshan
    IEICE ELECTRONICS EXPRESS, 2014, 11 (11):
  • [24] A Resource-Efficient FFT/IFFT Architecture for PRIME PLC Systems
    Yang, Jing
    Tan, Nianxiong
    Tzou, Ching-Kae Harris
    2018 13TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2018), 2018,
  • [25] A new WAF architecture with machine learning for resource-efficient use
    Domingues Junior, Manoel
    Ebecken, Nelson F. F.
    COMPUTERS & SECURITY, 2021, 106
  • [26] Resource-efficient Acceleration of 2-Dimensional Fast Fourier Transform Computations on FPGAs
    Kee, Hojin
    Bhattacharyya, Shuvra S.
    Petersen, Newton
    Kornerup, Jacob
    2009 THIRD ACM/IEEE INTERNATIONAL CONFERENCE ON DISTRIBUTED SMART CAMERAS, 2009, : 417 - +
  • [27] A multistandard and resource-efficient Viterbi decoder for a multimode communication system
    Yi-qi Xie
    Zhi-guo Yu
    Yang Feng
    Lin-na Zhao
    Xiao-feng Gu
    Frontiers of Information Technology & Electronic Engineering, 2018, 19 : 536 - 543
  • [28] Leveraging Sparsity of SRNNs for Reconfigurable and Resource-Efficient Network-on-Chip
    Rathore, Manu
    Rose, Garrett S.
    2024 NEURO INSPIRED COMPUTATIONAL ELEMENTS CONFERENCE, NICE, 2024,
  • [29] A multistandard and resource-efficient Viterbi decoder for a multimode communication system
    Xie, Yi-qi
    Yu, Zhi-guo
    Feng, Yang
    Zhao, Lin-na
    Gu, Xiao-feng
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2018, 19 (04) : 536 - 543
  • [30] A multistandard and resource-efficient Viterbi decoder for a multimode communication system
    Yi-qi XIE
    Zhi-guo YU
    Yang FENG
    Lin-na ZHAO
    Xiao-feng GU
    FrontiersofInformationTechnology&ElectronicEngineering, 2018, 19 (04) : 536 - 543