Design and Analysis of Fault-Tolerant 1:2 Demultiplexer Using Quantum-Dot Cellular Automata Nano-Technology

被引:14
作者
Seyedi, Saeid [1 ]
Navimipour, Nima Jafari [2 ]
Otsuki, Akira [3 ,4 ,5 ]
机构
[1] Islamic Azad Univ, Urmia Branch, Young Researchers & Elite Club, Orumiyeh 5716963896, Iran
[2] Natl Yunlin Univ Sci & Technol, Future Technol Res Ctr, Touliu 64002, Yunlin, Taiwan
[3] Univ Lorraine, CNRS, UMR 7359, Ecole Nationale Superieure Geol GeoRessources, 2 Rue Doyen Marcel Roubault, F-54505 Vandoeuvre Les Nancy, France
[4] Lulea Univ Technol, Waste Sci & Technol, S-97187 Lulea, Sweden
[5] RIKEN, RIKEN Ctr Adv Photon, Neutron Beam Technol Team, Wako, Saitama 3510198, Japan
关键词
demultiplexer; QCA; QCADesigner; nano; fault-tolerant; FULL-ADDER; MULTIPLEXER; CIRCUITS;
D O I
10.3390/electronics10212565
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum-dot Cellular Automata (QCA) is an innovative paradigm bringing hopeful applications in the perceptually novel computing layout in quantum electronics. The circuits manufactured by QCA technology can provide a notable decrease in size, rapid-switching velocity, and ultra-low power utilization. The demultiplexer is a beneficial component to optimize the whole process in any logical design, and therefore is very important in QCA. Moreover, fault-tolerant circuits can improve the reliability of digital circuits by redundancy. Hence, the present investigation illustrates a novel QCA-based fault-tolerant 1:2 demultiplexer construct that employs a two-input AND gate and inverter. The functionality of the suggested layout was executed and evaluated with the utilization of the QCADesigner 2.0.3 simulator. This paper utilizes cell redundancy on the wire, inverter, and AND gates for designing a fault-tolerant demultiplexer. Four components (i.e., missing cells, dislocation cells, extra cells, and misalignment) were analyzed by the QCADesigner simulator. The simulation results demonstrated that our proposed QCA-based fault-tolerant 1:2 demultiplexer acted more efficiently than prior constructs regarding delay and fault tolerance. The proposed fault-tolerant 1:2 demultiplexer could attain high fault-tolerance when single missing cell or extra cell faults exist in the QCA layout.
引用
收藏
页数:10
相关论文
共 41 条
  • [1] Average output polarization dataset for signifying the temperature influence for QCA designed reversible logic circuits
    Abdullah-Al-Shafi, Md.
    Bahar, Ali Newaz
    Bhuiyan, Mohammad Maksudur Rahman
    Shamim, S. M.
    Ahmed, Kawser
    [J]. DATA IN BRIEF, 2018, 19 : 42 - 48
  • [2] An optimal design of QCA based 2n:1/1:2n multiplexer/demultiplexer and its efficient digital logic realization
    Ahmad, Firdous
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2018, 56 : 64 - 75
  • [3] The design and implementation of a robust single-layer QCA ALU using a novel fault-tolerant three-input majority gate
    Ahmadpour, Seyed-Sajad
    Mosleh, Mohammad
    Rasouli Heikalabad, Saeed
    [J]. JOURNAL OF SUPERCOMPUTING, 2020, 76 (12) : 10155 - 10185
  • [4] Robust QCA full-adders using an efficient fault-tolerant five-input majority gate
    Ahmadpour, Seyed-Sajad
    Mosleh, Mohammad
    Heikalabad, Saeed Rasouli
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (07) : 1037 - 1056
  • [5] A novel fault-tolerant multiplexer in quantum-dot cellular automata technology
    Ahmadpour, Seyed-Sajad
    Mosleh, Mohammad
    [J]. JOURNAL OF SUPERCOMPUTING, 2018, 74 (09) : 4696 - 4716
  • [6] Allen P. E., 2011, CMOS Analog Circuit Design
  • [7] Low-Power Multiplexer Structures Targeting Efficient QCA Nanotechnology Circuit Designs
    Almatrood, Amjad
    George, Aby K.
    Singh, Harpreet
    [J]. ELECTRONICS, 2021, 10 (16)
  • [8] Chabi Amir Mokhtar, 2014, Int Sch Res Notices, V2014, P463967, DOI 10.1155/2014/463967
  • [9] Design of image steganographic architecture using quantum-dot cellular automata for secure nanocommunication networks
    Debnath, Bikash
    Das, Jadav Chandra
    De, Debashis
    [J]. NANO COMMUNICATION NETWORKS, 2018, 15 : 41 - 58
  • [10] DITTI S, 2009, P 2009 4 INT C DESIG