A novel ACS scheme for area-efficient Viterbi decoders

被引:0
|
作者
Zhu, Y [1 ]
Benaissa, M [1 ]
机构
[1] Univ Sheffield, Dept Elect & Elect Engn, Sheffield S1 3JD, S Yorkshire, England
来源
PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS | 2003年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel ACS scheme that enables high-speeds to be achieved in area-efficient Viterbi decoders without compromising area and power efficiency. This is achieved by introducing multi-level pipe lining into the ACS feedback loop. As a proof of concept, a constraint-7 Viterbi decoder using 8 ACS units has been designed with 5 pipeline levels. This design has been implemented successfully on an FPGA device. The results obtained confirm functionality, speed improvements and the expected low resource usage. To quantify these, a state-parallel Viterbi decoder design has also been implemented on the same FPGA device and performance comparisons made.
引用
收藏
页码:264 / 267
页数:4
相关论文
共 50 条
  • [1] AN AREA-EFFICIENT PATH MEMORY STRUCTURE FOR VLSI IMPLEMENTATION OF HIGH-SPEED VITERBI DECODERS
    PAASKE, E
    PEDERSEN, S
    SPARSO, J
    INTEGRATION-THE VLSI JOURNAL, 1991, 12 (01) : 79 - 91
  • [2] AN AREA-EFFICIENT TOPOLOGY FOR VLSI IMPLEMENTATION OF VITERBI DECODERS AND OTHER SHUFFLE-EXCHANGE TYPE STRUCTURES
    SPARSO, J
    JORGENSEN, HN
    PAASKE, E
    PEDERSEN, S
    RUBNERPETERSEN, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) : 90 - 97
  • [3] A Novel Area-Efficient VLSI Architecture for Recursion Computation in LTE Turbo Decoders
    Ardakani, Arash
    Shabany, Mahdi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (06) : 568 - 572
  • [4] Vlsi implementation of an area-efficient architecture for the Viterbi algorithm
    Cabrera, C
    Boo, M
    Bruguera, JD
    1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 623 - 626
  • [5] AREA-EFFICIENT ARCHITECTURES FOR THE VITERBI ALGORITHM .2. APPLICATIONS
    SHUNG, CB
    LIN, HD
    CYPHER, R
    SIEGEL, PH
    THAPAR, HK
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1993, 41 (05) : 802 - 807
  • [7] Area-efficient method to approximate two minima for LDPC decoders
    Jung, Jaehwan
    Lee, Youngjoo
    Park, In-Cheol
    ELECTRONICS LETTERS, 2014, 50 (23) : 1701 - U121
  • [8] AREA-EFFICIENT ARCHITECTURES FOR THE VITERBI ALGORITHM .1. THEORY
    SHUNG, CB
    LIN, HD
    CYPHER, R
    SIEGEL, PH
    THAPAR, HK
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1993, 41 (04) : 636 - 644
  • [9] Novel Folded-KES Architecture for High-Speed and Area-Efficient BCH Decoders
    Park, Byeonggil
    An, Seungyong
    Park, Jongsun
    Lee, Youngjoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (05) : 535 - 539
  • [10] Area-efficient early termination in belief propagation decoders of polar codes
    Choi S.
    Yoo H.
    IEIE Transactions on Smart Processing and Computing, 2019, 8 (03): : 236 - 243