An all-digital data recovery circuit optimization using Matlab/Simulink

被引:1
作者
Ahmed, SI [1 ]
Kwasniewski, TA [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
来源
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS | 2005年
关键词
D O I
10.1109/ISCAS.2005.1465628
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of an all-digital Data Recovery (DR) circuit requires careful system-level design space exploration. The advantages of an all-digital implementation are the ease of portability and reduced time-to-market across fabrication processes and with reducing feature sizes. For a selected architecture, this paper explores the effects of sweeping the bit detection interval of a bang-bang phase detector, the phase update interval, and the number of clock phases used for data recovery using a Matlab/Simulink model. The simulation results show the variation of jitter tolerance of the DR circuit with respect to the above parameters. An all-digital architecture can be made adaptive to jitter conditions, if the design trade-offs are known a priori. A statistical graphing/analysis tool is used to present the 3D logarithmic scatter plots.
引用
收藏
页码:4485 / 4488
页数:4
相关论文
共 7 条
[1]  
[Anonymous], MATLAB&SIMULINK USER'S GUIDE.
[2]   Multi-gigabit-rate clock and data recovery based on blind oversampling [J].
Kim, J ;
Jeong, DK .
IEEE COMMUNICATIONS MAGAZINE, 2003, 41 (12) :68-74
[3]   Analysis and modeling of bang-bang clock and data recovery circuits [J].
Lee, J ;
Kundert, KS ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) :1571-1580
[4]   A 5-Gb/s 0.25-μm CMOS jitter-tolerant variable-interval oversampling clock/data recovery circuit [J].
Lee, SH ;
Hwang, MS ;
Choi, Y ;
Kim, S ;
Moon, Y ;
Lee, BJ ;
Jeong, DK ;
Kim, W ;
Park, YJ ;
Ahn, G .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1822-1830
[5]   A 50-mW/ch 2.5-Gb/s/ch data recovery circuit for the SFI-5 interface with digital eye-tracking [J].
Miki, Y ;
Saito, T ;
Yamashita, H ;
Yuki, F ;
Baba, T ;
Koyama, A ;
Sonehara, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (04) :613-621
[6]  
SOLIMAN S, 2002, ISCAS 2002 MAY, V5, pV457
[7]  
YANG CKK, CSLTR98775 STANF U