Heterogeneous Integration of a Compact Universal Photonic Engine for Silicon Photonics Applications in HPC

被引:13
作者
Hsia, H. [1 ]
Tsai, C. H. [1 ]
Ting, K. C. [1 ]
Kuo, F. W. [1 ]
Lin, C. C. [1 ]
Wang, C. T. [1 ]
Hou, S. Y. [1 ]
Chiou, W. C. [1 ]
Yu, Douglas C. H. [1 ]
机构
[1] TSMC, Hsinchu, Taiwan
来源
IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021) | 2021年
关键词
silicon photonics; 3D integration; heterogeneous integration; high performance computing; fiber couplers;
D O I
10.1109/ECTC32696.2021.00052
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One of the prominent challenges for widespread adoption of silicon photonics (SiPh) technology is the availability of an integration platform that can simultaneously meet a wide range of power, performance, and cost criteria in different applications. As a result, there is a diversity of SiPh integrated solutions proposed or demonstrated, but none is considered as a common solution. In this paper, we will first survey industry proposed photonic engine structures in monolithic and heterogeneous integration on their strengths and weaknesses. We will then propose a compact and universal PE structure- COUPE (COmpact Universal Photonic Engine) that could consolidate different requirements onto the same integration platform. COUPE has the electrical IC - photonic IC integration with the electrical interface designed to minimize the EIC-PIC coupling loss. Compared with industry proposed PE technology, COUPE can provide low insertion loss for both grating coupler (GC) and edge coupler (EC). For either GC or EC, the COUPE is a solid structure without cavities or mechanically weak parts, thus enabling low insertion loss without contamination or mechanical concerns. COUPE also has the flexibility to be integrated easily with host ASIC to form a co-package structure. The COUPE integration scheme can meet the most demanding system requirements and pave the way for SiPh-based wafer level system integration (WLSI) for high performance computing applications.
引用
收藏
页码:263 / 268
页数:6
相关论文
共 7 条
[1]   Silicon Photonic 2.5D Multi-Chip Module Transceiver for High-Performance Data Centers [J].
Abrams, Nathan C. ;
Cheng, Qixiang ;
Glick, Madeleine ;
Jezzini, Moises ;
Morrissey, Padraic ;
O'Brien, Peter ;
Bergman, Keren .
JOURNAL OF LIGHTWAVE TECHNOLOGY, 2020, 38 (13) :3346-3357
[2]   Coupling strategies for silicon photonics integrated chips [Invited] [J].
Marchetti, Riccardo ;
Lacava, Cosimo ;
Carroll, Lee ;
Gradkowski, Kamil ;
Minzioni, Paolo .
PHOTONICS RESEARCH, 2019, 7 (02) :201-239
[4]   Monolithic silicon-photonic platforms in state-of-the-art CMOS SOI processes [Invited] [J].
Stojanovic, Vladimir ;
Ram, Rajeev J. ;
Popovic, Milos ;
Lin, Sen ;
Moazeni, Sajjad ;
Wade, Mark ;
Sun, Chen ;
Alloatti, Luca ;
Atabaki, Amir ;
Pavanello, Fabio ;
Mehta, Nandish ;
Bhargava, Pavan .
OPTICS EXPRESS, 2018, 26 (10) :13106-13121
[5]   Single-chip microprocessor that communicates directly using light [J].
Sun, Chen ;
Wade, Mark T. ;
Lee, Yunsup ;
Orcutt, Jason S. ;
Alloatti, Luca ;
Georgas, Michael S. ;
Waterman, Andrew S. ;
Shainline, Jeffrey M. ;
Avizienis, Rimas R. ;
Lin, Sen ;
Moss, Benjamin R. ;
Kumar, Rajesh ;
Pavanello, Fabio ;
Atabaki, Amir H. ;
Cook, Henry M. ;
Ou, Albert J. ;
Leu, Jonathan C. ;
Chen, Yu-Hsin ;
Asanovic, Krste ;
Ram, Rajeev J. ;
Popovic, Milos A. ;
Stojanovic, Vladimir M. .
NATURE, 2015, 528 (7583) :534-+
[6]  
Vivien L., 2016, Handbook of Silicon Photonics, Series in Optics and Optoelectronics
[7]  
Wheeler B, 2019, MICROPROCESSOR REPOR, P1