VCO-Based Comparator: A Fully Adaptive Noise Scaling Comparator for High-Precision and Low-Power SAR ADCs

被引:16
作者
Yoshioka, Kentaro [1 ]
机构
[1] Keio Univ, Dept Elect & Elect Engn, Tokyo 1088345, Japan
关键词
Eye-opening operation; low-power comparator; successive-approximation-register (SAR) ADC; voltage-controlled oscillator (VCO)-comparator; PHASE NOISE; CMOS; JITTER; DB;
D O I
10.1109/TVLSI.2021.3119691
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A voltage-controlled oscillator (VCO)-based comparator that automatically adapts its noise performance reflecting the input voltage difference (Delta V-in) is presented. Such adaptive operation significantly reduces the power of high-precision comparators in successive-approximation-register (SAR) ADCs. Delta V-in is integrated as a time difference via the VCO, where the integration continues as long as the time difference is below a certain threshold, defined by the phase detector deadzone. Thus, when Delta V-in is large, the comparator operates as a low-power delay line-based comparator, and with small Delta V-in, the VCO oscillates to integrate the input signal and suppresses the comparator noise. The required oscillations to complete the comparison are inversely proportional to Delta V-in, realizing fully adaptive noise and power scaling. This article provides a detailed analysis and specific design guidelines of the VCO comparator. Moreover, the PVT drift tolerance and detailed circuit implementations are deeply discussed as well. For proof-of-concept, a 13-bit SAR ADC with the proposed VCO-based comparator was fabricated in 65-nm CMOS. By off-chip LMS calibration, the ADC achieves peak SNDR 66 dB at 1 MS/s with a peak FoM of 29 fJ/conv.-step.
引用
收藏
页码:2143 / 2152
页数:10
相关论文
共 32 条
  • [1] Phase noise and jitter in CMOS ring oscillators
    Abidi, Asad A.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) : 1803 - 1816
  • [2] Agnes A., 2007, IEEE INT SOLID STATE, P246
  • [3] A Nyquist Rate SAR ADC Employing Incremental Sigma Delta DAC Achieving Peak SFDR=107 dB at 80 kS/s
    AlMarashli, Ahmad
    Anders, Jens
    Becker, Joachim
    Ortmanns, Maurits
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (05) : 1493 - 1507
  • [4] A 0.5-1.1-V Adaptive Bypassing SAR ADC Utilizing the Oscillation-Cycle Information of a VCO-Based Comparator
    Ding, Zhaoming
    Zhou, Xiong
    Li, Qiang
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (04) : 968 - 977
  • [5] Jitter and phase noise in ring oscillators
    Hajimiri, A
    Limotyrakis, S
    Lee, TH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (06) : 790 - 804
  • [6] A 10b/12b 40 kS/s SAR ADC With Data-Driven Noise Reduction Achieving up to 10.1b ENOB at 2.2 fJ/Conversion-Step
    Harpe, Pieter
    Cantatore, Eugenio
    van Roermund, Arthur
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) : 3011 - 3018
  • [7] Hesener M., 2007, SOLID STATE CIRCUITS, P248, DOI [10.1109/ISSCC.2007.373387, DOI 10.1109/ISSCC.2007.373387]
  • [8] A 0.5-V 12-bit SAR ADC Using Adaptive Time-Domain Comparator With Noise Optimization
    Hsieh, Sung-En
    Kao, Chen-Che
    Hsieh, Chih-Cheng
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (10) : 2763 - 2771
  • [9] A 14b 80 MS/s SAR ADC With 73.6 dB SNDR in 65 nm CMOS
    Kapusta, Ron
    Shen, Junhua
    Decker, Steven
    Li, Hongxing
    Ibaragi, Eitake
    Zhu, Haiyang
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) : 3059 - 3066
  • [10] A Fast-Transient and High-Accuracy, Adaptive-Sampling Digital LDO Using a Single-VCO-Based Edge-Racing Time Quantizer
    Lee, Jeonghyun
    Bang, Jooeun
    Lim, Younghyun
    Yoo, Seyeon
    Lee, Yongsun
    Seong, Taeho
    Choi, Jaehyouk
    [J]. IEEE SOLID-STATE CIRCUITS LETTERS, 2019, 2 (12): : 305 - 308