A linearly tunable low-voltage CMOS transconductor with improved common-mode stability and its application to gm-C filters

被引:50
作者
De Lima, JA [1 ]
Dualibe, C
机构
[1] Univ Estadual Paulista, Dept Elect Engn, BR-12516410 Guaratingueta, SP, Brazil
[2] Univ Catolica Cordoba, Dept Elect Engn, Cordoba, Argentina
[3] Catholic Univ Louvain, FSA, DICE, B-3000 Louvain, Belgium
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | 2001年 / 48卷 / 07期
基金
巴西圣保罗研究基金会;
关键词
common-mode stability; filter tuning; (gm)-C; low-voltage CMOS filter;
D O I
10.1109/82.958335
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A linearly tunable low-voltage CMOS transconductor featuring a new adaptative-bias mechanism that considerably improves the stability of the processed-signal common,mode voltage over the tuning range, critical for very-low voltage applications, is introduced. It embeds a feedback loop that holds input devices on triode region while boosting the output resistance. Analysis of the integrator frequency response gives an insight into the location of secondary poles and zeros as function of design parameters. A third-order low-pass Cauer filter employing the proposed transconductor was designed and integrated on a 0.8-mum n-well CMOS standard process. For a 1.8-V supply, filter characterization revealed f(p) = 0.93 MHz, f(s) = 1.82 MHz, A(min) = 44.08, dB, and A(max) = 0.64 dB at nominal tuning. Mined by a de voltage V-TUNE, the filter bandwidth was linearly adjusted at a rate of 11.48 kHz/mV over nearly one frequency decade. A maximum 13-mV deviation on the common-mode voltage at the filter output was measured over the interval 25 mV less than or equal to V-TUNE less than or equal to 200 mV. For V-out = 300 mV(pp) and V-TUNE = 100 mV, THD was -55.4 dB. Noise spectral density was 0.84 muV/Hz(1/2) @1 kHz and S/N = 41 dB @ V-out = 300 mV(pp) and 1-MHz bandwidth. Idle power consumption was 1.73 mW @V-TUNE = 100 mV. A tradeoff between dynamic range, bandwidth, power consumption, and chip area has then been achieved.
引用
收藏
页码:649 / 660
页数:12
相关论文
共 19 条
[1]   LOW-VOLTAGE BALANCED TRANSCONDUCTOR WITH HIGH INPUT COMMON-MODE REJECTION [J].
BASCHIROTTO, A ;
REZZI, F ;
CASTELLO, R .
ELECTRONICS LETTERS, 1994, 30 (20) :1669-1671
[2]   A FAST-SETTLING CMOS OP AMP FOR SC CIRCUITS WITH 90-DB DC GAIN [J].
BULT, K ;
GEELEN, GJGM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1379-1384
[3]  
DELIMA JA, P IEEE ISCAS
[4]  
DELIMA JA, 1999, P IEEE ISCAS
[5]   CONTROL OF THE COMMON-MODE COMPONENT IN CMOS CONTINUOUS-TIME FULLY DIFFERENTIAL SIGNAL-PROCESSING [J].
DUQUECARRILLO, JF .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1993, 4 (02) :131-140
[6]  
EGGERMONT JP, 1998, THESIS U CATHOLIQUE
[7]  
ELWAN H, 1999, P IEEE ISCAS
[8]  
JOHNS DA, 1997, ANALOG INTEGRATED CI
[9]  
KHORRAMABADI H, 1984, IEEE J SOLID STATE C, V19
[10]   A 4-MHZ CMOS CONTINUOUS-TIME FILTER WITH ON-CHIP AUTOMATIC TUNING [J].
KRUMMENACHER, F ;
JOEHL, N .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (03) :750-758