Gate current modeling for MOSFETs

被引:0
作者
Gehring, A [1 ]
Selberherr, S [1 ]
机构
[1] Vienna Univ Technol, Inst Microelect, A-1040 Vienna, Austria
关键词
semiconductor device simulation; MOS tunneling; energy distribution function; high-k dielectrics; transmitting-boundary; transfer-matrix; trap-assisted tunneling;
D O I
暂无
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
We describe a set of models suitable for the two- and three-dimensional simulation of tunneling in logic and non-volatile MOS devices. The crucial modeling topics are comprehensively discussed. This comprises the modeling of the energy distribution function in the channel to account for hot-carrier tunneling, the calculation of the transmission coefficient of single and layered dielectrics, the influence of quasi-bound states in the inversion layer, the modeling of static and transient defectassisted tunneling, and the modeling of dielectric degradation and breakdown. We propose a set of models to link the gate leakage to the creation of traps in the dielectric layer, the threshold voltage shift, and eventual dielectric breakdown. The simulation results are compared to commonly used compact models and measurements of logic and non-volatile memory devices.
引用
收藏
页码:26 / 44
页数:19
相关论文
共 50 条
  • [31] Parameter Modeling of linearly doped Double Gate MOSFET with high- k dielectrics
    Das, Srijan
    Choudhury, Anirban
    Ghosh, Soham
    Sarkar, Sudeshna
    Chanda, Manash
    De, Swapnadip
    [J]. PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 136 - 140
  • [32] The isolation feature geometry dependence of reverse gate-leakage current of AlGaN/GaN HFETs
    Aghayan, Mehrnegar
    Valizadeh, Pouya
    [J]. PHYSICA SCRIPTA, 2023, 98 (09)
  • [33] Characterization of leakage behaviors of high-k gate stacks by Electron-Beam-Induced Current
    Chen, J.
    Sekiguchi, T.
    Fukata, N.
    Takase, M.
    Chikyow, T.
    Yamabe, K.
    Hasumuma, R.
    Sato, M.
    Nara, Y.
    Yamada, K.
    [J]. 2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 584 - +
  • [34] Theoretical analysis and optimization of high-k dielectric layers for designing high-performance and low-power-dissipation nanoscale double-gate MOSFETs
    Thriveni, G.
    Ghosh, Kaustab
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2019, 18 (03) : 924 - 940
  • [35] Challenges in the characterization and modeling of BTI induced variability in Metal Gate/High-k CMOS technologies
    Kerber, A.
    Nigam, T.
    [J]. 2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [36] Modeling of tunnelling currents in Hf-based gate stacks as a function of temperature and extraction of material parameters
    Campera, Andrea
    Iannaccone, Giuseppe
    Crupi, Felice
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (01) : 83 - 89
  • [37] Effect of the metal gate on the breakdown characteristics and leakage current of Ta2O5 stack capacitors
    Atanassova, E.
    Spassov, D.
    Paskaleva, A.
    [J]. JOURNAL OF OPTOELECTRONICS AND ADVANCED MATERIALS, 2007, 9 (02): : 315 - 318
  • [38] Investigation of the correlation between temperature and enhancement of electron tunneling current through HfO2 gate stacks
    Mao, Ling-Feng
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (03) : 782 - 788
  • [39] Ge- and Ge1-zSnz-Based Gate-Underlap Dual Material Double Gate Tunnel Field Effect Transistor: Modeling, Optimization, and its Application to Biosensors
    Shaw, Namrata
    Mukhopadhyay, Bratati
    [J]. PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2023, 220 (05):
  • [40] I-V modeling of current limiting mechanisms in HgCdTe FPA detectors
    Gilmore, AS
    Bangs, J
    Gerrish, A
    [J]. INFRARED SYSTEMS AND PHOTELECTRONIC TECHNOLOGY, 2004, 5563 : 46 - 54