On the VCO/Frequency Divider Interface in Cryogenic CMOS PLL for Quantum Computing Applications

被引:4
作者
Gira, Gabriele [1 ]
Ferraro, Elena [2 ]
Borgarino, Mattia [1 ]
机构
[1] Univ Modena & Reggio Emilia, Dept Enzo Ferrari Engn, Via Vivarelli 10,Int 1, I-41125 Modena, Italy
[2] CNR, IMM Unit Agrate Brianza, Via Olivetti 2, I-20864 Agrate Brianza, Italy
关键词
CMOS; PLL; VCO; qubit; design; modeling; TRANSISTORS; TECHNOLOGY; OPERATION; LOGIC; NOISE;
D O I
10.3390/electronics10192404
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The availability of quantum microprocessors is mandatory, to efficiently run those quantum algorithms promising a radical leap forward in computation capability. Silicon-based nanostructured qubits appear today as a very interesting approach, because of their higher information density, longer coherence times, fast operation gates, and compatibility with the actual CMOS technology. In particular, thanks to their phase noise properties, the actual CMOS RFIC Phase-Locked Loops (PLL) and Phase-Locked Oscillators (PLO) are interesting circuits to synthesize control signals for spintronic qubits. In a quantum microprocessor, these circuits should operate close to the qubits, that is, at cryogenic temperatures. The lack of commercial cryogenic Design Kits (DK) may make the interface between the Voltage Controlled Oscillator (VCO) and the Frequency Divider (FD) a serious issue. Nevertheless, currently this issue has not been systematically addressed in the literature. The aim of the present paper is to investigate the VCO/FD interface when the temperature drops from room to cryogenic. To this purpose, physical models of electronics passive/active devices and equivalent circuits of VCO and the FD were developed at room and cryogenic temperatures. The modeling activity has led to design guidelines for the VCO/FD interface, useful in the absence of cryogenic DKs.
引用
收藏
页数:19
相关论文
共 34 条
  • [31] Design of 2.87 GHz Frequency Synthesizer with Programmable Sweep for Diamond Color Defect based CMOS Quantum Sensing Applications
    Edakkadan, Adithya Sunil
    Saha, Kasturi
    Baghini, Maryam Shojaei
    Srivastava, Abhishek
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3092 - 3096
  • [32] A 76.9 ppm/K Nano-Watt PVT-Insensitive CMOS Voltage Reference Operating From 4 to 300 K for Integrated Cryogenic Quantum Interface
    Wang, Jing
    He, Jun
    Law, Man-Kay
    Wang, Xinzhe
    Liang, Futian
    Cheng, Lin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025,
  • [33] A Cryo-CMOS Parametric Frequency Divider With-189.1 dBm/Hz Output Noise Floor at 4.2 K for High-Fidelity All-Parametric Quantum Reflectometer
    Geng, Yujie
    Lin, Haichuan
    Wang, Bo
    Wang, Cheng
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2023, 33 (12): : 1650 - 1653
  • [34] A 1.2-V 6-GHz Dual-Path Charge-Pump PLL Frequency Synthesizer for Quantum Control and Readout in CMOS 65-nm Process
    Manthena, Vamshi
    Miryala, Sandeep
    Deptuch, Grzegorz
    Carini, Gabriella
    2020 11TH IEEE ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE (UEMCON), 2020, : 570 - 576