On the VCO/Frequency Divider Interface in Cryogenic CMOS PLL for Quantum Computing Applications

被引:4
作者
Gira, Gabriele [1 ]
Ferraro, Elena [2 ]
Borgarino, Mattia [1 ]
机构
[1] Univ Modena & Reggio Emilia, Dept Enzo Ferrari Engn, Via Vivarelli 10,Int 1, I-41125 Modena, Italy
[2] CNR, IMM Unit Agrate Brianza, Via Olivetti 2, I-20864 Agrate Brianza, Italy
关键词
CMOS; PLL; VCO; qubit; design; modeling; TRANSISTORS; TECHNOLOGY; OPERATION; LOGIC; NOISE;
D O I
10.3390/electronics10192404
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The availability of quantum microprocessors is mandatory, to efficiently run those quantum algorithms promising a radical leap forward in computation capability. Silicon-based nanostructured qubits appear today as a very interesting approach, because of their higher information density, longer coherence times, fast operation gates, and compatibility with the actual CMOS technology. In particular, thanks to their phase noise properties, the actual CMOS RFIC Phase-Locked Loops (PLL) and Phase-Locked Oscillators (PLO) are interesting circuits to synthesize control signals for spintronic qubits. In a quantum microprocessor, these circuits should operate close to the qubits, that is, at cryogenic temperatures. The lack of commercial cryogenic Design Kits (DK) may make the interface between the Voltage Controlled Oscillator (VCO) and the Frequency Divider (FD) a serious issue. Nevertheless, currently this issue has not been systematically addressed in the literature. The aim of the present paper is to investigate the VCO/FD interface when the temperature drops from room to cryogenic. To this purpose, physical models of electronics passive/active devices and equivalent circuits of VCO and the FD were developed at room and cryogenic temperatures. The modeling activity has led to design guidelines for the VCO/FD interface, useful in the absence of cryogenic DKs.
引用
收藏
页数:19
相关论文
共 34 条
  • [1] A Cryo-CMOS PLL for Quantum Computing Applications
    Gong, Jiang
    Charbon, Edoardo
    Sebastiano, Fabio
    Babaie, Masoud
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (05) : 1362 - 1375
  • [2] Cryogenic CMOS Circuits and Systems: Challenges and Opportunities in Designing the Electronic Interface for Quantum Processors
    Charbon, Edoardo
    Babaie, Masoud
    Vladimirescu, Andrei
    Sebastiano, Fabio
    IEEE MICROWAVE MAGAZINE, 2021, 22 (01) : 60 - 78
  • [3] Cryo-CMOS Electronics for Quantum Computing Applications
    Charbon, Edoardo
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 1 - 6
  • [4] Cryo-CMOS Electronics for Quantum Computing Applications
    Charbon, Edoardo
    49TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2019), 2019, : 1 - 6
  • [5] CMOS VCO's for PLL frequency synthesis in GHz digital mobile radio communications
    Thamsirianunt, M
    Kwasniewski, TA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (10) : 1511 - 1524
  • [6] CMOS Integrated 1 GHz Ring Oscillator with Injection-Locked Frequency Divider for Low Power PLL
    Park, Jusang
    Chun, Seungki
    Choi, Hoyong
    Kim, Namsoo
    2018 IEEE 22ND WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2018,
  • [7] CMOS integrated multiple-stage frequency divider with ring oscillator for low power PLL
    Ann S.
    Park J.
    Hwang I.
    Kim N.
    Kim, Namsoo (nsk@chungbuk.ac.kr), 2017, Korean Institute of Electrical and Electronic Material Engineers (18) : 185 - 189
  • [8] Cryogenic CMOS RF Circuits: A Promising Approach for Large-Scale Quantum Computing
    Guo, Yanshu
    Liu, Qichun
    Li, Tiefu
    Deng, Ning
    Wang, Zhihua
    Jiang, Hanjun
    Zheng, Yuanjin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (03) : 1619 - 1625
  • [9] A 125 GHz millimeter-wave phase lock loop with improved VCO and injection-locked frequency divider in 65 nm CMOS process
    Shilan Neda
    Ghader Yosefi
    Abdollah Eskandarian
    Analog Integrated Circuits and Signal Processing, 2021, 107 : 483 - 496
  • [10] A 125 GHz millimeter-wave phase lock loop with improved VCO and injection-locked frequency divider in 65 nm CMOS process
    Neda, Shilan
    Yosefi, Ghader
    Eskandarian, Abdollah
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 107 (03) : 483 - 496